Siyu Zhang, Shiwei Feng, Xueqin Gong, Z. An, Hongwei Yang, Y. Qiao
{"title":"Temperature distribution and facet coating degradation analysis of 808 nm GaAs-based high-power laser diode bars","authors":"Siyu Zhang, Shiwei Feng, Xueqin Gong, Z. An, Hongwei Yang, Y. Qiao","doi":"10.1109/ICAM.2017.8242149","DOIUrl":"https://doi.org/10.1109/ICAM.2017.8242149","url":null,"abstract":"The degradation mechanism of 808 nm GaAs-based high-power laser diode bars (LDBs) which has 47 single laser diodes is investigated using infrared thermography, focused ion beam, high-resolution transmission electron microscopy, and energy-dispersive X-ray spectroscopy techniques. We obtained the temperature distribution of the output facet and the results indicate that emitter 24, which is located at the center of the bar chip, exhibits the highest facet temperature, that is, 37.87 °C and 42.08 °C at operating currents of 20 A and 25 A, respectively. Thus, we made a sample of emitter 24 that was then studied in detail. The facet coating of this sample changed and degraded visibly in both constituent and thickness, which eventually resulted in the catastrophic optical damage (COD) of its output facet. We deduce that we can improve the performance and reliability of LDBs through optimizing their facet coatings.","PeriodicalId":117801,"journal":{"name":"2017 2nd IEEE International Conference on Integrated Circuits and Microsystems (ICICM)","volume":"342 1","pages":"0"},"PeriodicalIF":0.0,"publicationDate":"2017-11-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":null,"resultStr":null,"platform":"Semanticscholar","paperid":"116949562","PeriodicalName":null,"FirstCategoryId":null,"ListUrlMain":null,"RegionNum":0,"RegionCategory":"","ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":"","EPubDate":null,"PubModel":null,"JCR":null,"JCRName":null,"Score":null,"Total":0}
{"title":"An implementation of phase error compensation algorithm","authors":"Yan Siyi, Zong Zhulin","doi":"10.1109/ICAM.2017.8242182","DOIUrl":"https://doi.org/10.1109/ICAM.2017.8242182","url":null,"abstract":"Objective: The stepped-frequency chirp signal is a wide band radar signal which can obtain high resolution range profiles. But when it come across phase discordance, the energy of target cannot be accumulated and the corresponding radar system cannot detect any targets. In order to resolve the effect of phase uncertainties, an novel phase error compensation method is proposed in this paper. Method: Research into the phase characteristic of a group of stepped-frequency chirp signals using the FFT algorithm, the phase difference between each received stepped-frequency chirp signal and the transmitted signal can be calculated and the phase compensation is carried out by using a compensator and a look-up table. Result & Conclusion: The sampled stepped-frequency is used to simulate the proposed algorithm, the phase error is compensated and the high resolution range profiles can be easily obtained. The validity and the feasible of the algorithm are verified through the simulations.","PeriodicalId":117801,"journal":{"name":"2017 2nd IEEE International Conference on Integrated Circuits and Microsystems (ICICM)","volume":"22 1","pages":"0"},"PeriodicalIF":0.0,"publicationDate":"2017-11-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":null,"resultStr":null,"platform":"Semanticscholar","paperid":"125650413","PeriodicalName":null,"FirstCategoryId":null,"ListUrlMain":null,"RegionNum":0,"RegionCategory":"","ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":"","EPubDate":null,"PubModel":null,"JCR":null,"JCRName":null,"Score":null,"Total":0}
{"title":"Study on junction temperature measurement of SiC Schottky Barrier diode based on turn-on-delay time estimation","authors":"Xun Wang, Shiwei Feng, Jingwei Li, Bangbing Shi","doi":"10.1109/ICAM.2017.8242163","DOIUrl":"https://doi.org/10.1109/ICAM.2017.8242163","url":null,"abstract":"This paper proposes a novel method to derive the junction temperature of a Silicon Carbide Schottky Barrier Diode (SiC SBD) when it is in operation. There is a correlation between the switching waveforms and the temperature, due to the material parameters and the carrier vary with the temperature. Estimating the Turn-on-delay time as a temperature sensitive electrical parameter (TSEP), the chip temperature in operation can be evaluated. The experiment is based on signal loop — dealing with the output signal of the chip by the peripheral circuits, then putting it as the switching signal to the chip. Thus, each minimal turn-on-delay time — at nanosecond level — can be accumulated to be a time span at microsecond or second level and the value is averaged to evaluate the turn-on-delay time.","PeriodicalId":117801,"journal":{"name":"2017 2nd IEEE International Conference on Integrated Circuits and Microsystems (ICICM)","volume":"1 1","pages":"0"},"PeriodicalIF":0.0,"publicationDate":"2017-11-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":null,"resultStr":null,"platform":"Semanticscholar","paperid":"129995500","PeriodicalName":null,"FirstCategoryId":null,"ListUrlMain":null,"RegionNum":0,"RegionCategory":"","ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":"","EPubDate":null,"PubModel":null,"JCR":null,"JCRName":null,"Score":null,"Total":0}
{"title":"Research and design of subword shift unit based on inverse butterfly network","authors":"Pengfei Hou, Z. Dai, Junwei Li, Chao Ma","doi":"10.1109/ICAM.2017.8242196","DOIUrl":"https://doi.org/10.1109/ICAM.2017.8242196","url":null,"abstract":"The iterative property of inverse butterfly permutation network makes it possible to implement shift operation with simple routing algorithm, which has high application value in cryptography, digital image processing and other fields. Based on the inverse butterfly network, this paper proposes a subword shift unit, which integrates the operations of subword rotation shift, subword logical shift and subword arithmetic shift, extends the function of the shift unit. In this paper, the generation process of routing-bits and mask-selecting-bits is unified into the same algorithm and hardware structure, which reduces the hardware area effectively. The algorithm also implements the unification of bidirectional shift, and solves the problem that the scheme of calculating the complement can not generate the mask-selecting-bits in two directions. The unit increases the area and latency by only 5.1% and 3.3% in the case that the implemented shift operation types are extended by 37.5%, thus achieving an efficient extension of the shift function.","PeriodicalId":117801,"journal":{"name":"2017 2nd IEEE International Conference on Integrated Circuits and Microsystems (ICICM)","volume":"2421 1","pages":"0"},"PeriodicalIF":0.0,"publicationDate":"2017-11-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":null,"resultStr":null,"platform":"Semanticscholar","paperid":"130779401","PeriodicalName":null,"FirstCategoryId":null,"ListUrlMain":null,"RegionNum":0,"RegionCategory":"","ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":"","EPubDate":null,"PubModel":null,"JCR":null,"JCRName":null,"Score":null,"Total":0}
{"title":"An incremental delta-sigma modulator with self-making capacitors for multi-cell battery packs","authors":"Q. Duan, T. Guo, S. Huang, Min Ding","doi":"10.1109/ICAM.2017.8242147","DOIUrl":"https://doi.org/10.1109/ICAM.2017.8242147","url":null,"abstract":"An incremental delta-sigma modulator with a self-making capacitor having a high voltage operating ability for a 12-cell battery pack is proposed in this paper. The measured voltage range for each battery is from 0 to 5 V, and the maximum input voltage reaches to 60 V. The self-making capacitor adopting a metal over poly silicon with a relatively thin layer of oxide between the two plates is generated. The incremental delta-sigma modulator adopting a second-order CIFB structure is implemented in a 0.25-μm 5 V CMOS process with drain extended MOS high-voltage devices. The modulator consuming a current of approximately 400 μA and with a sampling frequency of 500 kHz completes converting one cell voltage in 790 μs. The schematic and layout simulation results show the modulator with a digital filter achieves a resolution of 12 bits and good linearity.","PeriodicalId":117801,"journal":{"name":"2017 2nd IEEE International Conference on Integrated Circuits and Microsystems (ICICM)","volume":"1 1","pages":"0"},"PeriodicalIF":0.0,"publicationDate":"2017-11-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":null,"resultStr":null,"platform":"Semanticscholar","paperid":"132932919","PeriodicalName":null,"FirstCategoryId":null,"ListUrlMain":null,"RegionNum":0,"RegionCategory":"","ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":"","EPubDate":null,"PubModel":null,"JCR":null,"JCRName":null,"Score":null,"Total":0}
{"title":"A novel high performance SIMD 54-bit multiply array","authors":"Zhao Lv, Shuming Chen, Yaohua Wang","doi":"10.1109/ICAM.2017.8242180","DOIUrl":"https://doi.org/10.1109/ICAM.2017.8242180","url":null,"abstract":"We present a novel SIMD multiply array for fixed-point and floating-point multiplication. To be concrete, the array supports one 54 (unsigned), one 32 or four 16 bits (signed/unsigned) operation. Based on the enhanced booth decode algorithm, the time overhead of the multiplications is reduced. The proposed intermediate result reuse strategy can reduce area overhead of the SIMD multiply array. The synthesize result shows the area can be reduced by 37% compared with the multiply without the reuse architecture.","PeriodicalId":117801,"journal":{"name":"2017 2nd IEEE International Conference on Integrated Circuits and Microsystems (ICICM)","volume":"27 1","pages":"0"},"PeriodicalIF":0.0,"publicationDate":"2017-11-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":null,"resultStr":null,"platform":"Semanticscholar","paperid":"115356302","PeriodicalName":null,"FirstCategoryId":null,"ListUrlMain":null,"RegionNum":0,"RegionCategory":"","ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":"","EPubDate":null,"PubModel":null,"JCR":null,"JCRName":null,"Score":null,"Total":0}
Chen Daopin, Chen Zhucheng, Wang Junbo, Ou Xiaomei, Song Anqi
{"title":"Monitoring technology of scattered current in transmission line tower","authors":"Chen Daopin, Chen Zhucheng, Wang Junbo, Ou Xiaomei, Song Anqi","doi":"10.1109/ICAM.2017.8242133","DOIUrl":"https://doi.org/10.1109/ICAM.2017.8242133","url":null,"abstract":"In order to work out the accident caused by the impact or frequent current into the ground on person or equipment near the substation when transmission line tower is short-circuited, the technology of multi-point monitoring to scattered current in the ground were studied in this paper. And then the method is verified by simulation and experiment. At the same time, the scattered current of not monitored points can be calculated by the data obtained. The key technology of monitoring is to use the Rogowski coil to capture the current and eliminate the interference of external environment. A large number of experiments show that the scattered current monitoring system is effective and reliable for the on-line monitoring; it can real-time record and monitor multi-point current waveform and use host computer to handle and analyze; the risk assessment software is designed to protect the safety of people and prevent in advance. The research on the monitoring method is helpful to the development of the current measurement and monitoring technology of the transmission line tower, which can effectively control the safety accidents of person and equipment in the power grid.","PeriodicalId":117801,"journal":{"name":"2017 2nd IEEE International Conference on Integrated Circuits and Microsystems (ICICM)","volume":"3 1","pages":"0"},"PeriodicalIF":0.0,"publicationDate":"2017-11-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":null,"resultStr":null,"platform":"Semanticscholar","paperid":"127228148","PeriodicalName":null,"FirstCategoryId":null,"ListUrlMain":null,"RegionNum":0,"RegionCategory":"","ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":"","EPubDate":null,"PubModel":null,"JCR":null,"JCRName":null,"Score":null,"Total":0}
Hong-Yan Su, Po-Ting Chiang, Radhamanjari Samanta, Yih-Lang Li
{"title":"Clock tree aware post-global placement optimization","authors":"Hong-Yan Su, Po-Ting Chiang, Radhamanjari Samanta, Yih-Lang Li","doi":"10.1109/ICAM.2017.8242144","DOIUrl":"https://doi.org/10.1109/ICAM.2017.8242144","url":null,"abstract":"Power consumption is one of the key optimization objectives for modern integrated circuit designs. More than 40% of the total power consumption is contributed by clock trees due to their high frequency of switching and high capacitance. In the traditional physical design flow, placement is done before clock tree synthesis (CTS). CTS constructs a tree to connect the clock source with all the registers. Therefore, optimization of clock trees is limited by the quality of register placement. This paper proposes a post-global placement optimization procedure that integrates a fast three stage CTS method based on modified k-means clustering technique into a global placer. The fast three stage CTS constructs a virtual clock tree to guide global placement to favor CTS. Then a multi-level clock net contractive force according to the virtual clock tree is inserted to optimize register locations for reducing the clock tree wirelength. The experimental results show that the proposed optimization approach can reduce both the clock tree wirelength and clock net switching power at the cost of slight increase in half perimeter wirelength (HPWL).","PeriodicalId":117801,"journal":{"name":"2017 2nd IEEE International Conference on Integrated Circuits and Microsystems (ICICM)","volume":"30 1","pages":"0"},"PeriodicalIF":0.0,"publicationDate":"1900-01-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":null,"resultStr":null,"platform":"Semanticscholar","paperid":"122084995","PeriodicalName":null,"FirstCategoryId":null,"ListUrlMain":null,"RegionNum":0,"RegionCategory":"","ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":"","EPubDate":null,"PubModel":null,"JCR":null,"JCRName":null,"Score":null,"Total":0}