Low Power Networks-on-Chip最新文献

筛选
英文 中文
Run-Time Power-Gating Techniques for Low-Power On-Chip Networks 低功耗片上网络的运行时功率门控技术
Low Power Networks-on-Chip Pub Date : 2011-12-01 DOI: 10.1007/978-1-4419-6911-8_2
Hiroki Matsutani, M. Koibuchi, Hiroshi Nakamura, H. Amano
{"title":"Run-Time Power-Gating Techniques for Low-Power On-Chip Networks","authors":"Hiroki Matsutani, M. Koibuchi, Hiroshi Nakamura, H. Amano","doi":"10.1007/978-1-4419-6911-8_2","DOIUrl":"https://doi.org/10.1007/978-1-4419-6911-8_2","url":null,"abstract":"","PeriodicalId":299942,"journal":{"name":"Low Power Networks-on-Chip","volume":"56 1","pages":"0"},"PeriodicalIF":0.0,"publicationDate":"2011-12-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":null,"resultStr":null,"platform":"Semanticscholar","paperid":"131082651","PeriodicalName":null,"FirstCategoryId":null,"ListUrlMain":null,"RegionNum":0,"RegionCategory":"","ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":"","EPubDate":null,"PubModel":null,"JCR":null,"JCRName":null,"Score":null,"Total":0}
引用次数: 3
Adaptive Data Compression for Low-Power On-Chip Networks 低功耗片上网络的自适应数据压缩
Low Power Networks-on-Chip Pub Date : 1900-01-01 DOI: 10.1007/978-1-4419-6911-8_6
Yuho Jin, K. H. Yum, Eun Jung Kim
{"title":"Adaptive Data Compression for Low-Power On-Chip Networks","authors":"Yuho Jin, K. H. Yum, Eun Jung Kim","doi":"10.1007/978-1-4419-6911-8_6","DOIUrl":"https://doi.org/10.1007/978-1-4419-6911-8_6","url":null,"abstract":"","PeriodicalId":299942,"journal":{"name":"Low Power Networks-on-Chip","volume":"1 1","pages":"0"},"PeriodicalIF":0.0,"publicationDate":"1900-01-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":null,"resultStr":null,"platform":"Semanticscholar","paperid":"129084944","PeriodicalName":null,"FirstCategoryId":null,"ListUrlMain":null,"RegionNum":0,"RegionCategory":"","ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":"","EPubDate":null,"PubModel":null,"JCR":null,"JCRName":null,"Score":null,"Total":0}
引用次数: 0
Application-Specific Routing Algorithms for Low Power Network on Chip Design 芯片上低功耗网络设计的专用路由算法
Low Power Networks-on-Chip Pub Date : 1900-01-01 DOI: 10.1007/978-1-4419-6911-8_5
M. Palesi, Rickard Holsmark, Shashi Kumar, V. Catania
{"title":"Application-Specific Routing Algorithms for Low Power Network on Chip Design","authors":"M. Palesi, Rickard Holsmark, Shashi Kumar, V. Catania","doi":"10.1007/978-1-4419-6911-8_5","DOIUrl":"https://doi.org/10.1007/978-1-4419-6911-8_5","url":null,"abstract":"","PeriodicalId":299942,"journal":{"name":"Low Power Networks-on-Chip","volume":"80 1","pages":"0"},"PeriodicalIF":0.0,"publicationDate":"1900-01-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":null,"resultStr":null,"platform":"Semanticscholar","paperid":"125166630","PeriodicalName":null,"FirstCategoryId":null,"ListUrlMain":null,"RegionNum":0,"RegionCategory":"","ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":"","EPubDate":null,"PubModel":null,"JCR":null,"JCRName":null,"Score":null,"Total":0}
引用次数: 6
Hybrid Circuit/Packet Switched Network for Energy Efficient on-Chip Interconnections 用于节能片上互连的混合电路/分组交换网络
Low Power Networks-on-Chip Pub Date : 1900-01-01 DOI: 10.1007/978-1-4419-6911-8_1
M. Anders, H. Kaul, R. Krishnamurthy, S. Borkar
{"title":"Hybrid Circuit/Packet Switched Network for Energy Efficient on-Chip Interconnections","authors":"M. Anders, H. Kaul, R. Krishnamurthy, S. Borkar","doi":"10.1007/978-1-4419-6911-8_1","DOIUrl":"https://doi.org/10.1007/978-1-4419-6911-8_1","url":null,"abstract":"","PeriodicalId":299942,"journal":{"name":"Low Power Networks-on-Chip","volume":"1 1","pages":"0"},"PeriodicalIF":0.0,"publicationDate":"1900-01-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":null,"resultStr":null,"platform":"Semanticscholar","paperid":"126327135","PeriodicalName":null,"FirstCategoryId":null,"ListUrlMain":null,"RegionNum":0,"RegionCategory":"","ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":"","EPubDate":null,"PubModel":null,"JCR":null,"JCRName":null,"Score":null,"Total":0}
引用次数: 4
RF-Interconnect for Future Network-On-Chip 面向未来片上网络的射频互连
Low Power Networks-on-Chip Pub Date : 1900-01-01 DOI: 10.1007/978-1-4419-6911-8_10
S. Tam, E. Socher, Mau-Chung Frank Chang, J. Cong, Glenn D. Reinman
{"title":"RF-Interconnect for Future Network-On-Chip","authors":"S. Tam, E. Socher, Mau-Chung Frank Chang, J. Cong, Glenn D. Reinman","doi":"10.1007/978-1-4419-6911-8_10","DOIUrl":"https://doi.org/10.1007/978-1-4419-6911-8_10","url":null,"abstract":"","PeriodicalId":299942,"journal":{"name":"Low Power Networks-on-Chip","volume":"28 1","pages":"0"},"PeriodicalIF":0.0,"publicationDate":"1900-01-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":null,"resultStr":null,"platform":"Semanticscholar","paperid":"127762471","PeriodicalName":null,"FirstCategoryId":null,"ListUrlMain":null,"RegionNum":0,"RegionCategory":"","ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":"","EPubDate":null,"PubModel":null,"JCR":null,"JCRName":null,"Score":null,"Total":0}
引用次数: 21
Asynchronous Communications for NoCs noc异步通信
Low Power Networks-on-Chip Pub Date : 1900-01-01 DOI: 10.1007/978-1-4419-6911-8_4
Stanislavs Golubcovs, A. Yakovlev
{"title":"Asynchronous Communications for NoCs","authors":"Stanislavs Golubcovs, A. Yakovlev","doi":"10.1007/978-1-4419-6911-8_4","DOIUrl":"https://doi.org/10.1007/978-1-4419-6911-8_4","url":null,"abstract":"","PeriodicalId":299942,"journal":{"name":"Low Power Networks-on-Chip","volume":"206 1","pages":"0"},"PeriodicalIF":0.0,"publicationDate":"1900-01-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":null,"resultStr":null,"platform":"Semanticscholar","paperid":"116515585","PeriodicalName":null,"FirstCategoryId":null,"ListUrlMain":null,"RegionNum":0,"RegionCategory":"","ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":"","EPubDate":null,"PubModel":null,"JCR":null,"JCRName":null,"Score":null,"Total":0}
引用次数: 1
Latency-Constrained, Power-Optimized NoC Design for a 4G SoC: A Case Study 时延受限、功耗优化的4G SoC NoC设计:案例研究
Low Power Networks-on-Chip Pub Date : 1900-01-01 DOI: 10.1007/978-1-4419-6911-8_7
R. Beraha, Isask'har Walter, I. Cidon, A. Kolodny
{"title":"Latency-Constrained, Power-Optimized NoC Design for a 4G SoC: A Case Study","authors":"R. Beraha, Isask'har Walter, I. Cidon, A. Kolodny","doi":"10.1007/978-1-4419-6911-8_7","DOIUrl":"https://doi.org/10.1007/978-1-4419-6911-8_7","url":null,"abstract":"","PeriodicalId":299942,"journal":{"name":"Low Power Networks-on-Chip","volume":"3 1","pages":"0"},"PeriodicalIF":0.0,"publicationDate":"1900-01-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":null,"resultStr":null,"platform":"Semanticscholar","paperid":"122264520","PeriodicalName":null,"FirstCategoryId":null,"ListUrlMain":null,"RegionNum":0,"RegionCategory":"","ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":"","EPubDate":null,"PubModel":null,"JCR":null,"JCRName":null,"Score":null,"Total":0}
引用次数: 0
Adaptive Voltage Control for Energy-Efficient NoC Links 节能NoC链路的自适应电压控制
Low Power Networks-on-Chip Pub Date : 1900-01-01 DOI: 10.1007/978-1-4419-6911-8_3
P. Ampadu, Bo Fu, D. Wolpert, Qiaoyan Yu
{"title":"Adaptive Voltage Control for Energy-Efficient NoC Links","authors":"P. Ampadu, Bo Fu, D. Wolpert, Qiaoyan Yu","doi":"10.1007/978-1-4419-6911-8_3","DOIUrl":"https://doi.org/10.1007/978-1-4419-6911-8_3","url":null,"abstract":"","PeriodicalId":299942,"journal":{"name":"Low Power Networks-on-Chip","volume":"39 1","pages":"0"},"PeriodicalIF":0.0,"publicationDate":"1900-01-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":null,"resultStr":null,"platform":"Semanticscholar","paperid":"129279138","PeriodicalName":null,"FirstCategoryId":null,"ListUrlMain":null,"RegionNum":0,"RegionCategory":"","ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":"","EPubDate":null,"PubModel":null,"JCR":null,"JCRName":null,"Score":null,"Total":0}
引用次数: 0
Design and Analysis of NoCs for Low-Power 2D and 3D SoCs 低功耗2D和3D soc中noc的设计与分析
Low Power Networks-on-Chip Pub Date : 1900-01-01 DOI: 10.1007/978-1-4419-6911-8_8
Ciprian Seiculescu, S. Murali, L. Benini, G. Micheli
{"title":"Design and Analysis of NoCs for Low-Power 2D and 3D SoCs","authors":"Ciprian Seiculescu, S. Murali, L. Benini, G. Micheli","doi":"10.1007/978-1-4419-6911-8_8","DOIUrl":"https://doi.org/10.1007/978-1-4419-6911-8_8","url":null,"abstract":"","PeriodicalId":299942,"journal":{"name":"Low Power Networks-on-Chip","volume":"367 1","pages":"0"},"PeriodicalIF":0.0,"publicationDate":"1900-01-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":null,"resultStr":null,"platform":"Semanticscholar","paperid":"122845955","PeriodicalName":null,"FirstCategoryId":null,"ListUrlMain":null,"RegionNum":0,"RegionCategory":"","ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":"","EPubDate":null,"PubModel":null,"JCR":null,"JCRName":null,"Score":null,"Total":0}
引用次数: 0
CMOS Nanophotonics: Technology, System Implications, and a CMP Case Study CMOS纳米光子学:技术、系统影响和CMP案例研究
Low Power Networks-on-Chip Pub Date : 1900-01-01 DOI: 10.1007/978-1-4419-6911-8_9
Jung Ho Ahn, R. Beausoleil, N. Binkert, A. Davis, Marco Fiorentino, N. Jouppi, M. McLaren, M. Monchiero, Naveen Muralimanohar, R. Schreiber, D. Vantrease
{"title":"CMOS Nanophotonics: Technology, System Implications, and a CMP Case Study","authors":"Jung Ho Ahn, R. Beausoleil, N. Binkert, A. Davis, Marco Fiorentino, N. Jouppi, M. McLaren, M. Monchiero, Naveen Muralimanohar, R. Schreiber, D. Vantrease","doi":"10.1007/978-1-4419-6911-8_9","DOIUrl":"https://doi.org/10.1007/978-1-4419-6911-8_9","url":null,"abstract":"","PeriodicalId":299942,"journal":{"name":"Low Power Networks-on-Chip","volume":"105 1","pages":"0"},"PeriodicalIF":0.0,"publicationDate":"1900-01-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":null,"resultStr":null,"platform":"Semanticscholar","paperid":"134284020","PeriodicalName":null,"FirstCategoryId":null,"ListUrlMain":null,"RegionNum":0,"RegionCategory":"","ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":"","EPubDate":null,"PubModel":null,"JCR":null,"JCRName":null,"Score":null,"Total":0}
引用次数: 2
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
相关产品
×
本文献相关产品
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信