{"title":"在高压COF装配中改善金迁移的填充效应下的PI研究","authors":"J. Chyi, William Wang, Vivi Chung, G. Shen","doi":"10.1109/IMPACT.2011.6117264","DOIUrl":null,"url":null,"abstract":"As the trend in electronic devices keeps striding towards minimization, high speed, high resolution, and multi-functions, the electromigration problem in chip packages becomes unavoidable, which creates an unintended electrical connection between terminals and causes electrical short, especially for high voltage products with COF package application. The aim of this study is to find a solution to prevent the phenomena from occurring. Therefore, we introduce the methodology of “PI under fill” in the gold bumped wafers to prevent the Au-migration-induced short-circuit failure in the COF packages since the defect mode of “Au migration” is now seriously affecting the advance of the consumer product development. However, it is difficult to detect the defect mode during the whole packaging process line since only an extremely low content of the migrating ions exists in the meanwhile. Currently, some fine pitch cases have redesigned the bonding pads/bumps from linear to stagger layout in order to enlarge the bump spaces. However, this kind of design has its limitation due to higher pin count and reduced chip size requirements for the next generation devices. In this study, two lots of bumped wafers were taken for experiment by coating PI in the bump spaces to form electrical insulation between bumps. The results show that the PI appearance meets our expectation and with the application of the PI under fill in the bump spaces the COF packages can still maintain normal performance.","PeriodicalId":6360,"journal":{"name":"2011 6th International Microsystems, Packaging, Assembly and Circuits Technology Conference (IMPACT)","volume":"187 ","pages":"276-279"},"PeriodicalIF":0.0000,"publicationDate":"2011-12-29","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"PI under fill effect study for gold migration improvement in the high voltage COF assembly application\",\"authors\":\"J. Chyi, William Wang, Vivi Chung, G. Shen\",\"doi\":\"10.1109/IMPACT.2011.6117264\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"As the trend in electronic devices keeps striding towards minimization, high speed, high resolution, and multi-functions, the electromigration problem in chip packages becomes unavoidable, which creates an unintended electrical connection between terminals and causes electrical short, especially for high voltage products with COF package application. The aim of this study is to find a solution to prevent the phenomena from occurring. Therefore, we introduce the methodology of “PI under fill” in the gold bumped wafers to prevent the Au-migration-induced short-circuit failure in the COF packages since the defect mode of “Au migration” is now seriously affecting the advance of the consumer product development. However, it is difficult to detect the defect mode during the whole packaging process line since only an extremely low content of the migrating ions exists in the meanwhile. Currently, some fine pitch cases have redesigned the bonding pads/bumps from linear to stagger layout in order to enlarge the bump spaces. However, this kind of design has its limitation due to higher pin count and reduced chip size requirements for the next generation devices. In this study, two lots of bumped wafers were taken for experiment by coating PI in the bump spaces to form electrical insulation between bumps. The results show that the PI appearance meets our expectation and with the application of the PI under fill in the bump spaces the COF packages can still maintain normal performance.\",\"PeriodicalId\":6360,\"journal\":{\"name\":\"2011 6th International Microsystems, Packaging, Assembly and Circuits Technology Conference (IMPACT)\",\"volume\":\"187 \",\"pages\":\"276-279\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2011-12-29\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2011 6th International Microsystems, Packaging, Assembly and Circuits Technology Conference (IMPACT)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/IMPACT.2011.6117264\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2011 6th International Microsystems, Packaging, Assembly and Circuits Technology Conference (IMPACT)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/IMPACT.2011.6117264","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
PI under fill effect study for gold migration improvement in the high voltage COF assembly application
As the trend in electronic devices keeps striding towards minimization, high speed, high resolution, and multi-functions, the electromigration problem in chip packages becomes unavoidable, which creates an unintended electrical connection between terminals and causes electrical short, especially for high voltage products with COF package application. The aim of this study is to find a solution to prevent the phenomena from occurring. Therefore, we introduce the methodology of “PI under fill” in the gold bumped wafers to prevent the Au-migration-induced short-circuit failure in the COF packages since the defect mode of “Au migration” is now seriously affecting the advance of the consumer product development. However, it is difficult to detect the defect mode during the whole packaging process line since only an extremely low content of the migrating ions exists in the meanwhile. Currently, some fine pitch cases have redesigned the bonding pads/bumps from linear to stagger layout in order to enlarge the bump spaces. However, this kind of design has its limitation due to higher pin count and reduced chip size requirements for the next generation devices. In this study, two lots of bumped wafers were taken for experiment by coating PI in the bump spaces to form electrical insulation between bumps. The results show that the PI appearance meets our expectation and with the application of the PI under fill in the bump spaces the COF packages can still maintain normal performance.