B. Gurcan, T. Thibeault, Heather Maines, K. Swan, L. Moores
{"title":"自对准触点过程的STI沟槽前馈控制以减少PMOS触点泄漏","authors":"B. Gurcan, T. Thibeault, Heather Maines, K. Swan, L. Moores","doi":"10.1109/ASMC.2002.1001603","DOIUrl":null,"url":null,"abstract":"With the advent of shallow source/drains in advanced CMOS, PMOS transistors can become susceptible to source to well leakage. Products which use shallow trench isolation (STI) are susceptible to thin trench oxide which can lead to leaky transistors as the cobalt silicide gets formed around the edges of the active region, creating a current path when trench oxide is thin. PMOS transistors are more susceptible to this leakage current mechanism as the PMOS source drain implants are shallower than the NMOS. Implementation of feed forward of post CMP trench oxide thickness to trench recess etch time can compensate for incoming variation from STI CMP. This results in a more consistent field oxide thickness, and a more consistent field oxide to active area step height. This is accomplished by adjusting the trench recess HF time based on the incoming oxide thickness. P+ contact leakage on test lots decreased significantly as a result of the STI trench recess feed forward process between the TEST and CONTROL legs of the experiment.","PeriodicalId":64779,"journal":{"name":"半导体技术","volume":null,"pages":null},"PeriodicalIF":0.0000,"publicationDate":"2002-08-07","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":"{\"title\":\"STI trench recess feed forward control for self-aligned contact processes to reduce PMOS contact leakage\",\"authors\":\"B. Gurcan, T. Thibeault, Heather Maines, K. Swan, L. Moores\",\"doi\":\"10.1109/ASMC.2002.1001603\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"With the advent of shallow source/drains in advanced CMOS, PMOS transistors can become susceptible to source to well leakage. Products which use shallow trench isolation (STI) are susceptible to thin trench oxide which can lead to leaky transistors as the cobalt silicide gets formed around the edges of the active region, creating a current path when trench oxide is thin. PMOS transistors are more susceptible to this leakage current mechanism as the PMOS source drain implants are shallower than the NMOS. Implementation of feed forward of post CMP trench oxide thickness to trench recess etch time can compensate for incoming variation from STI CMP. This results in a more consistent field oxide thickness, and a more consistent field oxide to active area step height. This is accomplished by adjusting the trench recess HF time based on the incoming oxide thickness. P+ contact leakage on test lots decreased significantly as a result of the STI trench recess feed forward process between the TEST and CONTROL legs of the experiment.\",\"PeriodicalId\":64779,\"journal\":{\"name\":\"半导体技术\",\"volume\":null,\"pages\":null},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2002-08-07\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"2\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"半导体技术\",\"FirstCategoryId\":\"1087\",\"ListUrlMain\":\"https://doi.org/10.1109/ASMC.2002.1001603\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"半导体技术","FirstCategoryId":"1087","ListUrlMain":"https://doi.org/10.1109/ASMC.2002.1001603","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
STI trench recess feed forward control for self-aligned contact processes to reduce PMOS contact leakage
With the advent of shallow source/drains in advanced CMOS, PMOS transistors can become susceptible to source to well leakage. Products which use shallow trench isolation (STI) are susceptible to thin trench oxide which can lead to leaky transistors as the cobalt silicide gets formed around the edges of the active region, creating a current path when trench oxide is thin. PMOS transistors are more susceptible to this leakage current mechanism as the PMOS source drain implants are shallower than the NMOS. Implementation of feed forward of post CMP trench oxide thickness to trench recess etch time can compensate for incoming variation from STI CMP. This results in a more consistent field oxide thickness, and a more consistent field oxide to active area step height. This is accomplished by adjusting the trench recess HF time based on the incoming oxide thickness. P+ contact leakage on test lots decreased significantly as a result of the STI trench recess feed forward process between the TEST and CONTROL legs of the experiment.