多核处理器中包容性缓存的研究

Bin-feng Qian, Li-min Yan
{"title":"多核处理器中包容性缓存的研究","authors":"Bin-feng Qian, Li-min Yan","doi":"10.1109/ICEPT.2008.4606981","DOIUrl":null,"url":null,"abstract":"Multi-core processor is becoming popular today. As the number of the core increase, the communications among cores also become complex and difficult. Caches are used in multi-core processors for sharing data and increasing performance. It becomes a channel for cores to communicate with each other. Intelpsilas next generation multi-core processor Nehalem which using an inclusive L3 cache to enhances the performances. This paper describes the function of the inclusive cache in the Nehalem and analyzes advantage of the MESIF cache coherence protocol by comparing with the standard MESI protocol. This paper also gives a structure of the cache that can be used to implement. The control flow is analyzed in order to ensure the operation of read/write cache will accord with the MESIF protocol.","PeriodicalId":6324,"journal":{"name":"2008 International Conference on Electronic Packaging Technology & High Density Packaging","volume":"23 1","pages":"1-4"},"PeriodicalIF":0.0000,"publicationDate":"2008-07-28","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"8","resultStr":"{\"title\":\"The research of the inclusive cache used in multi-core processor\",\"authors\":\"Bin-feng Qian, Li-min Yan\",\"doi\":\"10.1109/ICEPT.2008.4606981\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Multi-core processor is becoming popular today. As the number of the core increase, the communications among cores also become complex and difficult. Caches are used in multi-core processors for sharing data and increasing performance. It becomes a channel for cores to communicate with each other. Intelpsilas next generation multi-core processor Nehalem which using an inclusive L3 cache to enhances the performances. This paper describes the function of the inclusive cache in the Nehalem and analyzes advantage of the MESIF cache coherence protocol by comparing with the standard MESI protocol. This paper also gives a structure of the cache that can be used to implement. The control flow is analyzed in order to ensure the operation of read/write cache will accord with the MESIF protocol.\",\"PeriodicalId\":6324,\"journal\":{\"name\":\"2008 International Conference on Electronic Packaging Technology & High Density Packaging\",\"volume\":\"23 1\",\"pages\":\"1-4\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2008-07-28\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"8\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2008 International Conference on Electronic Packaging Technology & High Density Packaging\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICEPT.2008.4606981\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2008 International Conference on Electronic Packaging Technology & High Density Packaging","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICEPT.2008.4606981","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 8

摘要

如今,多核处理器正变得越来越流行。随着核心数量的增加,核心之间的通信也变得复杂和困难。缓存在多核处理器中用于共享数据和提高性能。它成为内核之间相互通信的通道。Intelpsilas下一代多核处理器Nehalem采用了包含L3的缓存来增强性能。本文介绍了Nehalem中包含缓存的功能,并通过与标准MESI协议的比较,分析了MESIF缓存一致性协议的优势。本文还给出了一种可用于实现的缓存结构。为了保证读写缓存的操作符合MESIF协议,对控制流程进行了分析。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
The research of the inclusive cache used in multi-core processor
Multi-core processor is becoming popular today. As the number of the core increase, the communications among cores also become complex and difficult. Caches are used in multi-core processors for sharing data and increasing performance. It becomes a channel for cores to communicate with each other. Intelpsilas next generation multi-core processor Nehalem which using an inclusive L3 cache to enhances the performances. This paper describes the function of the inclusive cache in the Nehalem and analyzes advantage of the MESIF cache coherence protocol by comparing with the standard MESI protocol. This paper also gives a structure of the cache that can be used to implement. The control flow is analyzed in order to ensure the operation of read/write cache will accord with the MESIF protocol.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信