通过感应准四分之一波长谐振降低串扰的功率分析

Siqi Bai;Yuanzhuo Liu;Jongjoo Lee;Bichen Chen;Srinivas Venkataraman;Xu Wang;Bo Pu;Jun Fan;DongHyun Kim
{"title":"通过感应准四分之一波长谐振降低串扰的功率分析","authors":"Siqi Bai;Yuanzhuo Liu;Jongjoo Lee;Bichen Chen;Srinivas Venkataraman;Xu Wang;Bo Pu;Jun Fan;DongHyun Kim","doi":"10.1109/TSIPI.2022.3209138","DOIUrl":null,"url":null,"abstract":"Currently, power pins are increasingly used in package design to serve a dual purpose: to support crosstalk isolation between high-speed signals and to provide power delivery to serializer/deserializer input/output. This approach can reduce the overall pin count and subsequently limit the package body size to remain within a ball grid array form factor. However, for printed circuit boards (PCBs) in which power vias are adjacent to signal vias, increased far-end crosstalk (FEXT) and resonance in insertion loss can be observed, due to the quasi-quarter-wavelength resonance of the power via stub. Using an analytical model and 3-D full-wave simulation models, a physical explanation for this unexpected resonance in differential signal pairs is proposed. Considering the difficulty in changing the pin map of the IC package, several PCB layouts are proposed to eliminate the power-via-induced quasi-quarter-wavelength resonance without the need to change the package pin map. Upon application of the proposed methods, the resonance is eliminated, and the FEXT is reduced.","PeriodicalId":100646,"journal":{"name":"IEEE Transactions on Signal and Power Integrity","volume":"1 ","pages":"121-129"},"PeriodicalIF":0.0000,"publicationDate":"2022-09-28","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":"{\"title\":\"Analysis of Power-via-Induced Quasi-Quarter-Wavelength Resonance to Reduce Crosstalk\",\"authors\":\"Siqi Bai;Yuanzhuo Liu;Jongjoo Lee;Bichen Chen;Srinivas Venkataraman;Xu Wang;Bo Pu;Jun Fan;DongHyun Kim\",\"doi\":\"10.1109/TSIPI.2022.3209138\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Currently, power pins are increasingly used in package design to serve a dual purpose: to support crosstalk isolation between high-speed signals and to provide power delivery to serializer/deserializer input/output. This approach can reduce the overall pin count and subsequently limit the package body size to remain within a ball grid array form factor. However, for printed circuit boards (PCBs) in which power vias are adjacent to signal vias, increased far-end crosstalk (FEXT) and resonance in insertion loss can be observed, due to the quasi-quarter-wavelength resonance of the power via stub. Using an analytical model and 3-D full-wave simulation models, a physical explanation for this unexpected resonance in differential signal pairs is proposed. Considering the difficulty in changing the pin map of the IC package, several PCB layouts are proposed to eliminate the power-via-induced quasi-quarter-wavelength resonance without the need to change the package pin map. Upon application of the proposed methods, the resonance is eliminated, and the FEXT is reduced.\",\"PeriodicalId\":100646,\"journal\":{\"name\":\"IEEE Transactions on Signal and Power Integrity\",\"volume\":\"1 \",\"pages\":\"121-129\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2022-09-28\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"2\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"IEEE Transactions on Signal and Power Integrity\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://ieeexplore.ieee.org/document/9904864/\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"IEEE Transactions on Signal and Power Integrity","FirstCategoryId":"1085","ListUrlMain":"https://ieeexplore.ieee.org/document/9904864/","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2

摘要

目前,电源引脚越来越多地用于封装设计,以达到双重目的:支持高速信号之间的串扰隔离,并为串行器/解串器输入/输出提供电源传输。这种方法可以减少总引脚数量,并随后限制封装体尺寸以保持在球栅阵列形状因子内。然而,对于其中功率过孔与信号过孔相邻的印刷电路板(PCB),由于功率过孔短截线的准四分之一波长谐振,可以观察到增加的远端串扰(FEXT)和插入损耗中的谐振。利用分析模型和三维全波模拟模型,对差分信号对中这种意外共振提出了物理解释。考虑到改变IC封装的引脚映射的困难,提出了几种PCB布局,以在不需要改变封装引脚映射的情况下通过感应的准四分之一波长谐振来消除功率。在应用所提出的方法时,消除了谐振,并且降低了FEXT。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Analysis of Power-via-Induced Quasi-Quarter-Wavelength Resonance to Reduce Crosstalk
Currently, power pins are increasingly used in package design to serve a dual purpose: to support crosstalk isolation between high-speed signals and to provide power delivery to serializer/deserializer input/output. This approach can reduce the overall pin count and subsequently limit the package body size to remain within a ball grid array form factor. However, for printed circuit boards (PCBs) in which power vias are adjacent to signal vias, increased far-end crosstalk (FEXT) and resonance in insertion loss can be observed, due to the quasi-quarter-wavelength resonance of the power via stub. Using an analytical model and 3-D full-wave simulation models, a physical explanation for this unexpected resonance in differential signal pairs is proposed. Considering the difficulty in changing the pin map of the IC package, several PCB layouts are proposed to eliminate the power-via-induced quasi-quarter-wavelength resonance without the need to change the package pin map. Upon application of the proposed methods, the resonance is eliminated, and the FEXT is reduced.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信