Yichao Sun;Yujuan He;Peng Lu;Qingzhu Zhang;Fazhan Zhao;Zhengsheng Han;Bo Li
{"title":"SOI FinFET辐射强化与性能提升设计优化","authors":"Yichao Sun;Yujuan He;Peng Lu;Qingzhu Zhang;Fazhan Zhao;Zhengsheng Han;Bo Li","doi":"10.1109/TDMR.2023.3287839","DOIUrl":null,"url":null,"abstract":"This work proposes Total Ionizing Dose (TID) hardening techniques compatible with conventional 14-nm-node silicon-on-insulator (SOI) FinFETs’ process flows through performing 3-dimensional (3-D) simulations based on technology computer-aided design (TCAD) tools. The simulation results reveal a significantly critical TID impact induced by trapped charges in the buried oxide (BOX) and the spacer with calibration against 14 nm SOI FinFET’s experimental data (error ¡ 6%). Inspired by the physical interpretation, an optimization technique featuring an optimized gate structure, spacer length, and substrate bias is designed. The optimized gate structure is utilized to enhance the local gate-to-channel coupling at the bottom and reduce the generation and capture of electron-hole pairs. By reducing the spacer length, a lower sensitive volume in the spacer can effectively suppress the TID response. The setting of the negative substrate bias greatly improves the subthreshold characteristics, weakening the TID effect in the BOX. By adopting the combined optimization including these techniques, the threshold voltage shift \n<inline-formula> <tex-math>$(\\Delta V_{\\mathrm{ TH}})$ </tex-math></inline-formula>\n induced by a 5 Mrad(SiO2) irradiation can be reduced to 21 mV, whereas \n<inline-formula> <tex-math>$\\Delta V_{\\mathrm{ TH}}$ </tex-math></inline-formula>\n is 45 mV with only gate structure optimized and 97 mV without hardening. Meanwhile, the \n<inline-formula> <tex-math>$I_{\\mathrm{ ON}}/I_{\\mathrm{ OFF}}$ </tex-math></inline-formula>\n after radiation increases to \n<inline-formula> <tex-math>$1\\times 10\\,\\,^{\\mathrm{ 7}}$ </tex-math></inline-formula>\n, which is at least four orders of magnitude better than the original device. Meanwhile, subthreshold swing (SS) is reduced from 81 mV/dec to 71 mV/dec, and Drain Induced Barrier Lowering (DIBL) is reduced from 120 mV/V to 99 mV/V, respectively. The combined optimization design is demonstrated as an effective method to improve the tolerance against TID irradiation without compromising performance, promoting 14 nm SOI FinFET’s application in future harsh space environments.","PeriodicalId":448,"journal":{"name":"IEEE Transactions on Device and Materials Reliability","volume":"23 3","pages":"386-394"},"PeriodicalIF":2.5000,"publicationDate":"2023-06-20","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":"{\"title\":\"SOI FinFET Design Optimization for Radiation Hardening and Performance Enhancement\",\"authors\":\"Yichao Sun;Yujuan He;Peng Lu;Qingzhu Zhang;Fazhan Zhao;Zhengsheng Han;Bo Li\",\"doi\":\"10.1109/TDMR.2023.3287839\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This work proposes Total Ionizing Dose (TID) hardening techniques compatible with conventional 14-nm-node silicon-on-insulator (SOI) FinFETs’ process flows through performing 3-dimensional (3-D) simulations based on technology computer-aided design (TCAD) tools. The simulation results reveal a significantly critical TID impact induced by trapped charges in the buried oxide (BOX) and the spacer with calibration against 14 nm SOI FinFET’s experimental data (error ¡ 6%). Inspired by the physical interpretation, an optimization technique featuring an optimized gate structure, spacer length, and substrate bias is designed. The optimized gate structure is utilized to enhance the local gate-to-channel coupling at the bottom and reduce the generation and capture of electron-hole pairs. By reducing the spacer length, a lower sensitive volume in the spacer can effectively suppress the TID response. The setting of the negative substrate bias greatly improves the subthreshold characteristics, weakening the TID effect in the BOX. By adopting the combined optimization including these techniques, the threshold voltage shift \\n<inline-formula> <tex-math>$(\\\\Delta V_{\\\\mathrm{ TH}})$ </tex-math></inline-formula>\\n induced by a 5 Mrad(SiO2) irradiation can be reduced to 21 mV, whereas \\n<inline-formula> <tex-math>$\\\\Delta V_{\\\\mathrm{ TH}}$ </tex-math></inline-formula>\\n is 45 mV with only gate structure optimized and 97 mV without hardening. Meanwhile, the \\n<inline-formula> <tex-math>$I_{\\\\mathrm{ ON}}/I_{\\\\mathrm{ OFF}}$ </tex-math></inline-formula>\\n after radiation increases to \\n<inline-formula> <tex-math>$1\\\\times 10\\\\,\\\\,^{\\\\mathrm{ 7}}$ </tex-math></inline-formula>\\n, which is at least four orders of magnitude better than the original device. Meanwhile, subthreshold swing (SS) is reduced from 81 mV/dec to 71 mV/dec, and Drain Induced Barrier Lowering (DIBL) is reduced from 120 mV/V to 99 mV/V, respectively. The combined optimization design is demonstrated as an effective method to improve the tolerance against TID irradiation without compromising performance, promoting 14 nm SOI FinFET’s application in future harsh space environments.\",\"PeriodicalId\":448,\"journal\":{\"name\":\"IEEE Transactions on Device and Materials Reliability\",\"volume\":\"23 3\",\"pages\":\"386-394\"},\"PeriodicalIF\":2.5000,\"publicationDate\":\"2023-06-20\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"1\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"IEEE Transactions on Device and Materials Reliability\",\"FirstCategoryId\":\"5\",\"ListUrlMain\":\"https://ieeexplore.ieee.org/document/10158364/\",\"RegionNum\":3,\"RegionCategory\":\"工程技术\",\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"Q2\",\"JCRName\":\"ENGINEERING, ELECTRICAL & ELECTRONIC\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"IEEE Transactions on Device and Materials Reliability","FirstCategoryId":"5","ListUrlMain":"https://ieeexplore.ieee.org/document/10158364/","RegionNum":3,"RegionCategory":"工程技术","ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"Q2","JCRName":"ENGINEERING, ELECTRICAL & ELECTRONIC","Score":null,"Total":0}
SOI FinFET Design Optimization for Radiation Hardening and Performance Enhancement
This work proposes Total Ionizing Dose (TID) hardening techniques compatible with conventional 14-nm-node silicon-on-insulator (SOI) FinFETs’ process flows through performing 3-dimensional (3-D) simulations based on technology computer-aided design (TCAD) tools. The simulation results reveal a significantly critical TID impact induced by trapped charges in the buried oxide (BOX) and the spacer with calibration against 14 nm SOI FinFET’s experimental data (error ¡ 6%). Inspired by the physical interpretation, an optimization technique featuring an optimized gate structure, spacer length, and substrate bias is designed. The optimized gate structure is utilized to enhance the local gate-to-channel coupling at the bottom and reduce the generation and capture of electron-hole pairs. By reducing the spacer length, a lower sensitive volume in the spacer can effectively suppress the TID response. The setting of the negative substrate bias greatly improves the subthreshold characteristics, weakening the TID effect in the BOX. By adopting the combined optimization including these techniques, the threshold voltage shift
$(\Delta V_{\mathrm{ TH}})$
induced by a 5 Mrad(SiO2) irradiation can be reduced to 21 mV, whereas
$\Delta V_{\mathrm{ TH}}$
is 45 mV with only gate structure optimized and 97 mV without hardening. Meanwhile, the
$I_{\mathrm{ ON}}/I_{\mathrm{ OFF}}$
after radiation increases to
$1\times 10\,\,^{\mathrm{ 7}}$
, which is at least four orders of magnitude better than the original device. Meanwhile, subthreshold swing (SS) is reduced from 81 mV/dec to 71 mV/dec, and Drain Induced Barrier Lowering (DIBL) is reduced from 120 mV/V to 99 mV/V, respectively. The combined optimization design is demonstrated as an effective method to improve the tolerance against TID irradiation without compromising performance, promoting 14 nm SOI FinFET’s application in future harsh space environments.
期刊介绍:
The scope of the publication includes, but is not limited to Reliability of: Devices, Materials, Processes, Interfaces, Integrated Microsystems (including MEMS & Sensors), Transistors, Technology (CMOS, BiCMOS, etc.), Integrated Circuits (IC, SSI, MSI, LSI, ULSI, ELSI, etc.), Thin Film Transistor Applications. The measurement and understanding of the reliability of such entities at each phase, from the concept stage through research and development and into manufacturing scale-up, provides the overall database on the reliability of the devices, materials, processes, package and other necessities for the successful introduction of a product to market. This reliability database is the foundation for a quality product, which meets customer expectation. A product so developed has high reliability. High quality will be achieved because product weaknesses will have been found (root cause analysis) and designed out of the final product. This process of ever increasing reliability and quality will result in a superior product. In the end, reliability and quality are not one thing; but in a sense everything, which can be or has to be done to guarantee that the product successfully performs in the field under customer conditions. Our goal is to capture these advances. An additional objective is to focus cross fertilized communication in the state of the art of reliability of electronic materials and devices and provide fundamental understanding of basic phenomena that affect reliability. In addition, the publication is a forum for interdisciplinary studies on reliability. An overall goal is to provide leading edge/state of the art information, which is critically relevant to the creation of reliable products.