{"title":"一种用于1200 V SiC MOSFET的n型JTE辅助场环终端,可靠性增强","authors":"Mengyuan Yu , Qingchun Jon Zhang","doi":"10.1016/j.mssp.2025.110162","DOIUrl":null,"url":null,"abstract":"<div><div>Field limited ring (FLR) technique is widely used in silicon carbide (SiC) metal-oxide-semiconductor field-effect transistor (MOSFET) and junction barrier Schottky (JBS) edge termination design due to its easy to process and low fabrication cost. However, traditional FLR structure is very sensitive to surface charge variance during device operation, especially in reliability test, which will cause termination degradation. In this paper, an N-type junction termination extension (JTE) assisted FLR structure is proposed to solve the problem. Compared with traditional FLR termination, by adding an N-type JTE implantation, the electric field is alleviated under wide range of surface charge, thus significantly reduces the breakdown voltage (BV) sensitivity to surface charge. In addition, the new structure can also reduce electric field strength of field oxide in termination area, thus increases device robustness in humidity reliability test. Both TCAD simulation and experiment results show the proposed structure can effectively improve device reliability.</div></div>","PeriodicalId":18240,"journal":{"name":"Materials Science in Semiconductor Processing","volume":"202 ","pages":"Article 110162"},"PeriodicalIF":4.6000,"publicationDate":"2025-10-18","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"An N-type JTE assisted field ring termination for 1200 V SiC MOSFET with increased reliability robustness\",\"authors\":\"Mengyuan Yu , Qingchun Jon Zhang\",\"doi\":\"10.1016/j.mssp.2025.110162\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"<div><div>Field limited ring (FLR) technique is widely used in silicon carbide (SiC) metal-oxide-semiconductor field-effect transistor (MOSFET) and junction barrier Schottky (JBS) edge termination design due to its easy to process and low fabrication cost. However, traditional FLR structure is very sensitive to surface charge variance during device operation, especially in reliability test, which will cause termination degradation. In this paper, an N-type junction termination extension (JTE) assisted FLR structure is proposed to solve the problem. Compared with traditional FLR termination, by adding an N-type JTE implantation, the electric field is alleviated under wide range of surface charge, thus significantly reduces the breakdown voltage (BV) sensitivity to surface charge. In addition, the new structure can also reduce electric field strength of field oxide in termination area, thus increases device robustness in humidity reliability test. Both TCAD simulation and experiment results show the proposed structure can effectively improve device reliability.</div></div>\",\"PeriodicalId\":18240,\"journal\":{\"name\":\"Materials Science in Semiconductor Processing\",\"volume\":\"202 \",\"pages\":\"Article 110162\"},\"PeriodicalIF\":4.6000,\"publicationDate\":\"2025-10-18\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Materials Science in Semiconductor Processing\",\"FirstCategoryId\":\"5\",\"ListUrlMain\":\"https://www.sciencedirect.com/science/article/pii/S136980012500900X\",\"RegionNum\":3,\"RegionCategory\":\"工程技术\",\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"Q2\",\"JCRName\":\"ENGINEERING, ELECTRICAL & ELECTRONIC\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Materials Science in Semiconductor Processing","FirstCategoryId":"5","ListUrlMain":"https://www.sciencedirect.com/science/article/pii/S136980012500900X","RegionNum":3,"RegionCategory":"工程技术","ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"Q2","JCRName":"ENGINEERING, ELECTRICAL & ELECTRONIC","Score":null,"Total":0}
An N-type JTE assisted field ring termination for 1200 V SiC MOSFET with increased reliability robustness
Field limited ring (FLR) technique is widely used in silicon carbide (SiC) metal-oxide-semiconductor field-effect transistor (MOSFET) and junction barrier Schottky (JBS) edge termination design due to its easy to process and low fabrication cost. However, traditional FLR structure is very sensitive to surface charge variance during device operation, especially in reliability test, which will cause termination degradation. In this paper, an N-type junction termination extension (JTE) assisted FLR structure is proposed to solve the problem. Compared with traditional FLR termination, by adding an N-type JTE implantation, the electric field is alleviated under wide range of surface charge, thus significantly reduces the breakdown voltage (BV) sensitivity to surface charge. In addition, the new structure can also reduce electric field strength of field oxide in termination area, thus increases device robustness in humidity reliability test. Both TCAD simulation and experiment results show the proposed structure can effectively improve device reliability.
期刊介绍:
Materials Science in Semiconductor Processing provides a unique forum for the discussion of novel processing, applications and theoretical studies of functional materials and devices for (opto)electronics, sensors, detectors, biotechnology and green energy.
Each issue will aim to provide a snapshot of current insights, new achievements, breakthroughs and future trends in such diverse fields as microelectronics, energy conversion and storage, communications, biotechnology, (photo)catalysis, nano- and thin-film technology, hybrid and composite materials, chemical processing, vapor-phase deposition, device fabrication, and modelling, which are the backbone of advanced semiconductor processing and applications.
Coverage will include: advanced lithography for submicron devices; etching and related topics; ion implantation; damage evolution and related issues; plasma and thermal CVD; rapid thermal processing; advanced metallization and interconnect schemes; thin dielectric layers, oxidation; sol-gel processing; chemical bath and (electro)chemical deposition; compound semiconductor processing; new non-oxide materials and their applications; (macro)molecular and hybrid materials; molecular dynamics, ab-initio methods, Monte Carlo, etc.; new materials and processes for discrete and integrated circuits; magnetic materials and spintronics; heterostructures and quantum devices; engineering of the electrical and optical properties of semiconductors; crystal growth mechanisms; reliability, defect density, intrinsic impurities and defects.