垂直硅纳米线晶体管制造的最新挑战

IF 2.1 4区 工程技术 Q3 ENGINEERING, ELECTRICAL & ELECTRONIC
Cigdem Cakirlar;Jonas Müller;Christoph Beyer;Konstantinos Moustakas;Bruno Neckel Wesling;Giulio Galderisi;Sylvain Pelloquin;Cristell Maneux;Thomas Mikolajick;Guilhem Larrieu;Jens Trommer
{"title":"垂直硅纳米线晶体管制造的最新挑战","authors":"Cigdem Cakirlar;Jonas Müller;Christoph Beyer;Konstantinos Moustakas;Bruno Neckel Wesling;Giulio Galderisi;Sylvain Pelloquin;Cristell Maneux;Thomas Mikolajick;Guilhem Larrieu;Jens Trommer","doi":"10.1109/TNANO.2025.3582023","DOIUrl":null,"url":null,"abstract":"Vertical silicon nanowire transistors are among the most promising device concepts for future low-power electronics due to their gate-all-around nature as well as their 3D stacking potential. In this work we review the current status of transistor fabrication on vertical silicon nanostructures and identify the most important challenges for successful process integration. Channel patterning, source/drain contact formation, gate-deposition and spacer engineering are identified as key steps independent on the actual process integration sequence. We conclude the paper with two emerging device examples and discuss the influence of the processing challenges on the transistor design.","PeriodicalId":449,"journal":{"name":"IEEE Transactions on Nanotechnology","volume":"24 ","pages":"356-362"},"PeriodicalIF":2.1000,"publicationDate":"2025-06-23","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Recent Challenges in the Fabrication of Vertical Silicon Nanowire Transistors\",\"authors\":\"Cigdem Cakirlar;Jonas Müller;Christoph Beyer;Konstantinos Moustakas;Bruno Neckel Wesling;Giulio Galderisi;Sylvain Pelloquin;Cristell Maneux;Thomas Mikolajick;Guilhem Larrieu;Jens Trommer\",\"doi\":\"10.1109/TNANO.2025.3582023\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Vertical silicon nanowire transistors are among the most promising device concepts for future low-power electronics due to their gate-all-around nature as well as their 3D stacking potential. In this work we review the current status of transistor fabrication on vertical silicon nanostructures and identify the most important challenges for successful process integration. Channel patterning, source/drain contact formation, gate-deposition and spacer engineering are identified as key steps independent on the actual process integration sequence. We conclude the paper with two emerging device examples and discuss the influence of the processing challenges on the transistor design.\",\"PeriodicalId\":449,\"journal\":{\"name\":\"IEEE Transactions on Nanotechnology\",\"volume\":\"24 \",\"pages\":\"356-362\"},\"PeriodicalIF\":2.1000,\"publicationDate\":\"2025-06-23\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"IEEE Transactions on Nanotechnology\",\"FirstCategoryId\":\"5\",\"ListUrlMain\":\"https://ieeexplore.ieee.org/document/11046203/\",\"RegionNum\":4,\"RegionCategory\":\"工程技术\",\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"Q3\",\"JCRName\":\"ENGINEERING, ELECTRICAL & ELECTRONIC\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"IEEE Transactions on Nanotechnology","FirstCategoryId":"5","ListUrlMain":"https://ieeexplore.ieee.org/document/11046203/","RegionNum":4,"RegionCategory":"工程技术","ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"Q3","JCRName":"ENGINEERING, ELECTRICAL & ELECTRONIC","Score":null,"Total":0}
引用次数: 0

摘要

垂直硅纳米线晶体管是未来低功耗电子器件中最有前途的器件概念之一,因为它们具有栅极全能的特性以及3D堆叠的潜力。在这项工作中,我们回顾了垂直硅纳米结构晶体管制造的现状,并确定了成功集成工艺的最重要挑战。通道模式,源/漏接触形成,栅极沉积和间隔工程被确定为独立于实际过程集成顺序的关键步骤。最后,我们以两个新兴的器件为例,讨论了处理挑战对晶体管设计的影响。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Recent Challenges in the Fabrication of Vertical Silicon Nanowire Transistors
Vertical silicon nanowire transistors are among the most promising device concepts for future low-power electronics due to their gate-all-around nature as well as their 3D stacking potential. In this work we review the current status of transistor fabrication on vertical silicon nanostructures and identify the most important challenges for successful process integration. Channel patterning, source/drain contact formation, gate-deposition and spacer engineering are identified as key steps independent on the actual process integration sequence. We conclude the paper with two emerging device examples and discuss the influence of the processing challenges on the transistor design.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
IEEE Transactions on Nanotechnology
IEEE Transactions on Nanotechnology 工程技术-材料科学:综合
CiteScore
4.80
自引率
8.30%
发文量
74
审稿时长
8.3 months
期刊介绍: The IEEE Transactions on Nanotechnology is devoted to the publication of manuscripts of archival value in the general area of nanotechnology, which is rapidly emerging as one of the fastest growing and most promising new technological developments for the next generation and beyond.
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信