{"title":"用于低电压和高速非易失性存储器的高性能无结铁电薄膜晶体管","authors":"William Cheng-Yu Ma;Chun-Jung Su;Kuo-Hsing Kao;Yu-Chieh Yen;Ji-Min Yang;Yi-Han Li;Yen-Chen Chen;Jhe-Yu Lin;Hui-Wen Chang","doi":"10.1109/TED.2024.3503539","DOIUrl":null,"url":null,"abstract":"A junctionless ferroelectric thin-film transistor (JL-FeTFT) that combines a highly doped polycrystalline-silicon (poly-Si) channel with a ferroelectric gate insulator is proposed and investigates its nonvolatile memory (NVM) characteristics for application in high-density vertically stacked memory structures in neuromorphic computing. Compared to the conventional inversion mode FeTFT (IM-FeTFT) with undoped poly-Si channel, the JL-FeTFT demonstrates significant advantages. First, the JL-FeTFT operates at a lower voltage due to the higher electron concentration in the channel, resulting in a reduction of the threshold voltage (\n<inline-formula> <tex-math>${V} _{\\text {TH}}$ </tex-math></inline-formula>\n) by 0.522 V. Second, the transconductance of JL-FeTFT is 6.28 times higher than that of IM-FeTFT. Additionally, the \n<inline-formula> <tex-math>${V} _{\\text {TH}}$ </tex-math></inline-formula>\n modulation in JL-FeTFT is significantly higher than in IM-FeTFT across various pulse widths, particularly excelling under short pulse widths and low operating voltages. Furthermore, the JL-FeTFT exhibits endurance of \n<inline-formula> <tex-math>$2\\times 10^{{5}}$ </tex-math></inline-formula>\n cycles at a 300 ns pulsewidth, substantially surpassing the \n<inline-formula> <tex-math>$5\\times 10^{{4}}$ </tex-math></inline-formula>\n cycles of the IM-FeTFT. The JL-FeTFT also shows better stability and reliability, with a smaller reduction in the memory window (MW) after up to 106 program/erase (PRG/ERS) cycles. Moreover, after 106 PRG/ERS cycles, the JL-FeTFT maintains lower degradation in ON-current, subthreshold swing (SS), and transconductance compared to the IM-FeTFT. Additionally, the JL-FeTFT operates at lower voltages and achieves endurance of 105 cycles at a 100 ns pulsewidth, making it suitable for high-speed and low-voltage NVM applications. Consequently, the JL-FeTFT demonstrates advantages in terms of low operating voltage, high ON-current, excellent endurance, and reliability, positioning it as a promising candidate for future high-density and high-performance memory.","PeriodicalId":13092,"journal":{"name":"IEEE Transactions on Electron Devices","volume":"72 1","pages":"247-252"},"PeriodicalIF":2.9000,"publicationDate":"2024-11-27","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"High-Performance Junctionless Ferroelectric Thin-Film Transistor for Low-Voltage and High-Speed Nonvolatile Memory Applications\",\"authors\":\"William Cheng-Yu Ma;Chun-Jung Su;Kuo-Hsing Kao;Yu-Chieh Yen;Ji-Min Yang;Yi-Han Li;Yen-Chen Chen;Jhe-Yu Lin;Hui-Wen Chang\",\"doi\":\"10.1109/TED.2024.3503539\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"A junctionless ferroelectric thin-film transistor (JL-FeTFT) that combines a highly doped polycrystalline-silicon (poly-Si) channel with a ferroelectric gate insulator is proposed and investigates its nonvolatile memory (NVM) characteristics for application in high-density vertically stacked memory structures in neuromorphic computing. Compared to the conventional inversion mode FeTFT (IM-FeTFT) with undoped poly-Si channel, the JL-FeTFT demonstrates significant advantages. First, the JL-FeTFT operates at a lower voltage due to the higher electron concentration in the channel, resulting in a reduction of the threshold voltage (\\n<inline-formula> <tex-math>${V} _{\\\\text {TH}}$ </tex-math></inline-formula>\\n) by 0.522 V. Second, the transconductance of JL-FeTFT is 6.28 times higher than that of IM-FeTFT. Additionally, the \\n<inline-formula> <tex-math>${V} _{\\\\text {TH}}$ </tex-math></inline-formula>\\n modulation in JL-FeTFT is significantly higher than in IM-FeTFT across various pulse widths, particularly excelling under short pulse widths and low operating voltages. Furthermore, the JL-FeTFT exhibits endurance of \\n<inline-formula> <tex-math>$2\\\\times 10^{{5}}$ </tex-math></inline-formula>\\n cycles at a 300 ns pulsewidth, substantially surpassing the \\n<inline-formula> <tex-math>$5\\\\times 10^{{4}}$ </tex-math></inline-formula>\\n cycles of the IM-FeTFT. The JL-FeTFT also shows better stability and reliability, with a smaller reduction in the memory window (MW) after up to 106 program/erase (PRG/ERS) cycles. Moreover, after 106 PRG/ERS cycles, the JL-FeTFT maintains lower degradation in ON-current, subthreshold swing (SS), and transconductance compared to the IM-FeTFT. Additionally, the JL-FeTFT operates at lower voltages and achieves endurance of 105 cycles at a 100 ns pulsewidth, making it suitable for high-speed and low-voltage NVM applications. Consequently, the JL-FeTFT demonstrates advantages in terms of low operating voltage, high ON-current, excellent endurance, and reliability, positioning it as a promising candidate for future high-density and high-performance memory.\",\"PeriodicalId\":13092,\"journal\":{\"name\":\"IEEE Transactions on Electron Devices\",\"volume\":\"72 1\",\"pages\":\"247-252\"},\"PeriodicalIF\":2.9000,\"publicationDate\":\"2024-11-27\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"IEEE Transactions on Electron Devices\",\"FirstCategoryId\":\"5\",\"ListUrlMain\":\"https://ieeexplore.ieee.org/document/10769020/\",\"RegionNum\":2,\"RegionCategory\":\"工程技术\",\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"Q2\",\"JCRName\":\"ENGINEERING, ELECTRICAL & ELECTRONIC\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"IEEE Transactions on Electron Devices","FirstCategoryId":"5","ListUrlMain":"https://ieeexplore.ieee.org/document/10769020/","RegionNum":2,"RegionCategory":"工程技术","ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"Q2","JCRName":"ENGINEERING, ELECTRICAL & ELECTRONIC","Score":null,"Total":0}
High-Performance Junctionless Ferroelectric Thin-Film Transistor for Low-Voltage and High-Speed Nonvolatile Memory Applications
A junctionless ferroelectric thin-film transistor (JL-FeTFT) that combines a highly doped polycrystalline-silicon (poly-Si) channel with a ferroelectric gate insulator is proposed and investigates its nonvolatile memory (NVM) characteristics for application in high-density vertically stacked memory structures in neuromorphic computing. Compared to the conventional inversion mode FeTFT (IM-FeTFT) with undoped poly-Si channel, the JL-FeTFT demonstrates significant advantages. First, the JL-FeTFT operates at a lower voltage due to the higher electron concentration in the channel, resulting in a reduction of the threshold voltage (
${V} _{\text {TH}}$
) by 0.522 V. Second, the transconductance of JL-FeTFT is 6.28 times higher than that of IM-FeTFT. Additionally, the
${V} _{\text {TH}}$
modulation in JL-FeTFT is significantly higher than in IM-FeTFT across various pulse widths, particularly excelling under short pulse widths and low operating voltages. Furthermore, the JL-FeTFT exhibits endurance of
$2\times 10^{{5}}$
cycles at a 300 ns pulsewidth, substantially surpassing the
$5\times 10^{{4}}$
cycles of the IM-FeTFT. The JL-FeTFT also shows better stability and reliability, with a smaller reduction in the memory window (MW) after up to 106 program/erase (PRG/ERS) cycles. Moreover, after 106 PRG/ERS cycles, the JL-FeTFT maintains lower degradation in ON-current, subthreshold swing (SS), and transconductance compared to the IM-FeTFT. Additionally, the JL-FeTFT operates at lower voltages and achieves endurance of 105 cycles at a 100 ns pulsewidth, making it suitable for high-speed and low-voltage NVM applications. Consequently, the JL-FeTFT demonstrates advantages in terms of low operating voltage, high ON-current, excellent endurance, and reliability, positioning it as a promising candidate for future high-density and high-performance memory.
期刊介绍:
IEEE Transactions on Electron Devices publishes original and significant contributions relating to the theory, modeling, design, performance and reliability of electron and ion integrated circuit devices and interconnects, involving insulators, metals, organic materials, micro-plasmas, semiconductors, quantum-effect structures, vacuum devices, and emerging materials with applications in bioelectronics, biomedical electronics, computation, communications, displays, microelectromechanics, imaging, micro-actuators, nanoelectronics, optoelectronics, photovoltaics, power ICs and micro-sensors. Tutorial and review papers on these subjects are also published and occasional special issues appear to present a collection of papers which treat particular areas in more depth and breadth.