采用 12 纳米 FinFET 的 25-Gb/s 3-D 直接结合硅光子接收器

IF 2.2 Q3 COMPUTER SCIENCE, HARDWARE & ARCHITECTURE
Peng Yan;Po-Hsuan Chang;Anirban Samanta;Mingye Fu;Yu Zhang;Mehmet Berkay On;Ankur Kumar;Hyungryul Kang;Il-Min Yi;Dedeepya Annabattuni;David Scott;Robert Patti;Yang-Hang Fan;Yuanming Zhu;S. J. Ben Yoo;Samuel Palermo
{"title":"采用 12 纳米 FinFET 的 25-Gb/s 3-D 直接结合硅光子接收器","authors":"Peng Yan;Po-Hsuan Chang;Anirban Samanta;Mingye Fu;Yu Zhang;Mehmet Berkay On;Ankur Kumar;Hyungryul Kang;Il-Min Yi;Dedeepya Annabattuni;David Scott;Robert Patti;Yang-Hang Fan;Yuanming Zhu;S. J. Ben Yoo;Samuel Palermo","doi":"10.1109/LSSC.2023.3345252","DOIUrl":null,"url":null,"abstract":"This letter presents a 25-Gb/s 3D-integrated optical receiver, which consists of an electronic integrated circuit (EIC) die fabricated in 12-nm FinFET technology and a photonic integrated circuit (PIC) die fabricated in AIM Photonics’ integrated photonic technology. EIC is flip-chip bonded to PIC through direct bond interconnect (DBI), allowing for significantly reduced parasitic. Except for reduced input-referred noise thanks to improvements in PIC and packaging, variable bandwidth transimpedance amplifier (TIA) with multistage feedback amplifier is utilized for further noise reduction and front-end bandwidth compensation for better full-link energy efficiency. This TIA is followed by a broadband amplifier with active inductor loading, dc cancellation loop, RC LPF generating the pseudo-differential signal, 4 quarter-rate slicers, and a 4-to-8 de-serializer. Measurements demonstrate −17.0-dBm optical modulation amplitude (OMA) sensitivity at 25 Gb/s with 2.12-mW receiver power and 2.66-mW receiver clocking power, which translates to 191.2 and 84.8 fJ/bit receiver energy efficiency, with and without per-channel injection-locked oscillator (ILO) power. Each receiver channel occupies \n<inline-formula> <tex-math>$1560 \\mu {}\\text{m} ^{\\mathrm{ 2}}$ </tex-math></inline-formula>\n. To the author’s best knowledge, it is the best OMA sensitivity, energy efficiency, and silicon area simultaneously achieved among published 25 Gb/s optical receivers.","PeriodicalId":13032,"journal":{"name":"IEEE Solid-State Circuits Letters","volume":"7 ","pages":"34-37"},"PeriodicalIF":2.2000,"publicationDate":"2023-12-20","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"A 25-Gb/s 3-D Direct Bond Silicon Photonic Receiver in 12-nm FinFET\",\"authors\":\"Peng Yan;Po-Hsuan Chang;Anirban Samanta;Mingye Fu;Yu Zhang;Mehmet Berkay On;Ankur Kumar;Hyungryul Kang;Il-Min Yi;Dedeepya Annabattuni;David Scott;Robert Patti;Yang-Hang Fan;Yuanming Zhu;S. J. Ben Yoo;Samuel Palermo\",\"doi\":\"10.1109/LSSC.2023.3345252\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This letter presents a 25-Gb/s 3D-integrated optical receiver, which consists of an electronic integrated circuit (EIC) die fabricated in 12-nm FinFET technology and a photonic integrated circuit (PIC) die fabricated in AIM Photonics’ integrated photonic technology. EIC is flip-chip bonded to PIC through direct bond interconnect (DBI), allowing for significantly reduced parasitic. Except for reduced input-referred noise thanks to improvements in PIC and packaging, variable bandwidth transimpedance amplifier (TIA) with multistage feedback amplifier is utilized for further noise reduction and front-end bandwidth compensation for better full-link energy efficiency. This TIA is followed by a broadband amplifier with active inductor loading, dc cancellation loop, RC LPF generating the pseudo-differential signal, 4 quarter-rate slicers, and a 4-to-8 de-serializer. Measurements demonstrate −17.0-dBm optical modulation amplitude (OMA) sensitivity at 25 Gb/s with 2.12-mW receiver power and 2.66-mW receiver clocking power, which translates to 191.2 and 84.8 fJ/bit receiver energy efficiency, with and without per-channel injection-locked oscillator (ILO) power. Each receiver channel occupies \\n<inline-formula> <tex-math>$1560 \\\\mu {}\\\\text{m} ^{\\\\mathrm{ 2}}$ </tex-math></inline-formula>\\n. To the author’s best knowledge, it is the best OMA sensitivity, energy efficiency, and silicon area simultaneously achieved among published 25 Gb/s optical receivers.\",\"PeriodicalId\":13032,\"journal\":{\"name\":\"IEEE Solid-State Circuits Letters\",\"volume\":\"7 \",\"pages\":\"34-37\"},\"PeriodicalIF\":2.2000,\"publicationDate\":\"2023-12-20\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"IEEE Solid-State Circuits Letters\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://ieeexplore.ieee.org/document/10366787/\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"Q3\",\"JCRName\":\"COMPUTER SCIENCE, HARDWARE & ARCHITECTURE\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"IEEE Solid-State Circuits Letters","FirstCategoryId":"1085","ListUrlMain":"https://ieeexplore.ieee.org/document/10366787/","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"Q3","JCRName":"COMPUTER SCIENCE, HARDWARE & ARCHITECTURE","Score":null,"Total":0}
引用次数: 0

摘要

这封信介绍了一种 25 Gb/s 3D 集成光接收器,它由采用 12 纳米 FinFET 技术制造的电子集成电路 (EIC) 芯片和采用 AIM Photonics 集成光子技术制造的光子集成电路 (PIC) 芯片组成。EIC 通过直接键合互连 (DBI) 与 PIC 进行倒装芯片键合,从而大大减少了寄生。除了 PIC 和封装的改进降低了输入参考噪声外,还采用了带多级反馈放大器的可变带宽跨阻抗放大器 (TIA),以进一步降低噪声和补偿前端带宽,从而提高全链路能效。在跨阻抗放大器之后是带有源电感负载的宽带放大器、直流消除环路、产生伪差分信号的 RC LPF、4 个四分之一速率切片器和 4-8 解串器。测量结果表明,在接收器功率为 2.12 mW 和接收器时钟功率为 2.66 mW 的情况下,25 Gb/s 的光调制幅度 (OMA) 灵敏度为 -17.0 dBm。每个接收器通道占用 1560 \mu {}\text{m} 美元。^{\mathrm{ 2}}$。据作者所知,这是目前已发布的 25 Gb/s 光接收器中同时达到最佳 OMA 灵敏度、能效和硅面积的产品。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
A 25-Gb/s 3-D Direct Bond Silicon Photonic Receiver in 12-nm FinFET
This letter presents a 25-Gb/s 3D-integrated optical receiver, which consists of an electronic integrated circuit (EIC) die fabricated in 12-nm FinFET technology and a photonic integrated circuit (PIC) die fabricated in AIM Photonics’ integrated photonic technology. EIC is flip-chip bonded to PIC through direct bond interconnect (DBI), allowing for significantly reduced parasitic. Except for reduced input-referred noise thanks to improvements in PIC and packaging, variable bandwidth transimpedance amplifier (TIA) with multistage feedback amplifier is utilized for further noise reduction and front-end bandwidth compensation for better full-link energy efficiency. This TIA is followed by a broadband amplifier with active inductor loading, dc cancellation loop, RC LPF generating the pseudo-differential signal, 4 quarter-rate slicers, and a 4-to-8 de-serializer. Measurements demonstrate −17.0-dBm optical modulation amplitude (OMA) sensitivity at 25 Gb/s with 2.12-mW receiver power and 2.66-mW receiver clocking power, which translates to 191.2 and 84.8 fJ/bit receiver energy efficiency, with and without per-channel injection-locked oscillator (ILO) power. Each receiver channel occupies $1560 \mu {}\text{m} ^{\mathrm{ 2}}$ . To the author’s best knowledge, it is the best OMA sensitivity, energy efficiency, and silicon area simultaneously achieved among published 25 Gb/s optical receivers.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
IEEE Solid-State Circuits Letters
IEEE Solid-State Circuits Letters Engineering-Electrical and Electronic Engineering
CiteScore
4.30
自引率
3.70%
发文量
52
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信