布尔过程——电路表示的一种分析方法

Y. Min
{"title":"布尔过程——电路表示的一种分析方法","authors":"Y. Min","doi":"10.1109/ATS.1994.367223","DOIUrl":null,"url":null,"abstract":"One of the most important and challenging problems in today's VLSI design is that of incorporating performance factors in the physical and logical design of VLSI circuits. In order to precisely describe circuit timing behavior, an analytical approach is introduced in this paper. A Boolean process is defined, which is a family of Boolean variables relevant to the time parameter t. A real-valued sample of a Boolean process is a waveform. Any waveform is an expression of a basic waveform. The edge sequence of a waveform is represented by a ladder function. This analytical approach enables us to describe the circuit timing behavior in an accurate way, and is applicable to IC design and test. Interestingly, it is suggested that a test pair with multiple transition might be efficient for delay testing if the initial delay can be controlled.<<ETX>>","PeriodicalId":182440,"journal":{"name":"Proceedings of IEEE 3rd Asian Test Symposium (ATS)","volume":"4 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1900-01-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"6","resultStr":"{\"title\":\"Boolean process-an analytical approach to circuit representation\",\"authors\":\"Y. Min\",\"doi\":\"10.1109/ATS.1994.367223\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"One of the most important and challenging problems in today's VLSI design is that of incorporating performance factors in the physical and logical design of VLSI circuits. In order to precisely describe circuit timing behavior, an analytical approach is introduced in this paper. A Boolean process is defined, which is a family of Boolean variables relevant to the time parameter t. A real-valued sample of a Boolean process is a waveform. Any waveform is an expression of a basic waveform. The edge sequence of a waveform is represented by a ladder function. This analytical approach enables us to describe the circuit timing behavior in an accurate way, and is applicable to IC design and test. Interestingly, it is suggested that a test pair with multiple transition might be efficient for delay testing if the initial delay can be controlled.<<ETX>>\",\"PeriodicalId\":182440,\"journal\":{\"name\":\"Proceedings of IEEE 3rd Asian Test Symposium (ATS)\",\"volume\":\"4 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"1900-01-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"6\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Proceedings of IEEE 3rd Asian Test Symposium (ATS)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ATS.1994.367223\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings of IEEE 3rd Asian Test Symposium (ATS)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ATS.1994.367223","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 6

摘要

当今超大规模集成电路设计中最重要和最具挑战性的问题之一是将性能因素纳入超大规模集成电路的物理和逻辑设计中。为了精确地描述电路的时序行为,本文引入了一种解析方法。定义了一个布尔过程,它是与时间参数t相关的一组布尔变量。布尔过程的实值样本是一个波形。任何波形都是一个基本波形的表达式。波形的边缘序列用阶梯函数表示。这种分析方法使我们能够准确地描述电路的时序行为,并且适用于集成电路的设计和测试。有趣的是,有人建议,如果初始延迟可以控制,具有多个转换的测试对可能是有效的延迟测试
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Boolean process-an analytical approach to circuit representation
One of the most important and challenging problems in today's VLSI design is that of incorporating performance factors in the physical and logical design of VLSI circuits. In order to precisely describe circuit timing behavior, an analytical approach is introduced in this paper. A Boolean process is defined, which is a family of Boolean variables relevant to the time parameter t. A real-valued sample of a Boolean process is a waveform. Any waveform is an expression of a basic waveform. The edge sequence of a waveform is represented by a ladder function. This analytical approach enables us to describe the circuit timing behavior in an accurate way, and is applicable to IC design and test. Interestingly, it is suggested that a test pair with multiple transition might be efficient for delay testing if the initial delay can be controlled.<>
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信