T. Hayashi, Naotsugu Ikeda, T. Shinogi, H. Takase, H. Kita
{"title":"基于扫描的磁芯测试的低功耗导向测试修改和压缩技术","authors":"T. Hayashi, Naotsugu Ikeda, T. Shinogi, H. Takase, H. Kita","doi":"10.1109/ATS.2006.58","DOIUrl":null,"url":null,"abstract":"This paper proposes effective techniques for reducing not only test data volume but also scan-in transitions that are closely related to power dissipation. First, a new test smoothing algorithm was adopted that can reduce scan-in transitions through test vector modification. Second, a test compression method was proposed that can reduce test data volume while keeping down the increase of transitions as small as possible. The effectiveness of the proposed techniques was shown through experiments for ISCAS'89 benchmark circuits","PeriodicalId":242530,"journal":{"name":"2006 15th Asian Test Symposium","volume":"23 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2006-11-20","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"7","resultStr":"{\"title\":\"Low Power Oriented Test Modification and Compression Techniques for Scan Based Core Testing\",\"authors\":\"T. Hayashi, Naotsugu Ikeda, T. Shinogi, H. Takase, H. Kita\",\"doi\":\"10.1109/ATS.2006.58\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This paper proposes effective techniques for reducing not only test data volume but also scan-in transitions that are closely related to power dissipation. First, a new test smoothing algorithm was adopted that can reduce scan-in transitions through test vector modification. Second, a test compression method was proposed that can reduce test data volume while keeping down the increase of transitions as small as possible. The effectiveness of the proposed techniques was shown through experiments for ISCAS'89 benchmark circuits\",\"PeriodicalId\":242530,\"journal\":{\"name\":\"2006 15th Asian Test Symposium\",\"volume\":\"23 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2006-11-20\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"7\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2006 15th Asian Test Symposium\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ATS.2006.58\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2006 15th Asian Test Symposium","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ATS.2006.58","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Low Power Oriented Test Modification and Compression Techniques for Scan Based Core Testing
This paper proposes effective techniques for reducing not only test data volume but also scan-in transitions that are closely related to power dissipation. First, a new test smoothing algorithm was adopted that can reduce scan-in transitions through test vector modification. Second, a test compression method was proposed that can reduce test data volume while keeping down the increase of transitions as small as possible. The effectiveness of the proposed techniques was shown through experiments for ISCAS'89 benchmark circuits