R. Nagarajan, L. Ebin, Lee Dayong, Soh Chee Seng, K. Prasad, N. Balasubramanian
{"title":"一种新型深硅锥形蚀刻工艺在三维集成系统中的应用","authors":"R. Nagarajan, L. Ebin, Lee Dayong, Soh Chee Seng, K. Prasad, N. Balasubramanian","doi":"10.1109/ECTC.2006.1645674","DOIUrl":null,"url":null,"abstract":"A novel dual etch process technology has been demonstrated which provides an opportunity to precisely and independently control the etch throughput and required via slope that is required to achieve conformal deposition of dielectric, copper diffusion barrier and copper seed metallization. It is further shown how a void-free copper via plating has been achieved for implementation into 3-D integrated systems","PeriodicalId":194969,"journal":{"name":"56th Electronic Components and Technology Conference 2006","volume":"48 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2006-07-05","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"38","resultStr":"{\"title\":\"Development of a novel deep silicon tapered via etch process for through-silicon interconnection in 3-D integrated systems\",\"authors\":\"R. Nagarajan, L. Ebin, Lee Dayong, Soh Chee Seng, K. Prasad, N. Balasubramanian\",\"doi\":\"10.1109/ECTC.2006.1645674\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"A novel dual etch process technology has been demonstrated which provides an opportunity to precisely and independently control the etch throughput and required via slope that is required to achieve conformal deposition of dielectric, copper diffusion barrier and copper seed metallization. It is further shown how a void-free copper via plating has been achieved for implementation into 3-D integrated systems\",\"PeriodicalId\":194969,\"journal\":{\"name\":\"56th Electronic Components and Technology Conference 2006\",\"volume\":\"48 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2006-07-05\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"38\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"56th Electronic Components and Technology Conference 2006\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ECTC.2006.1645674\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"56th Electronic Components and Technology Conference 2006","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ECTC.2006.1645674","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Development of a novel deep silicon tapered via etch process for through-silicon interconnection in 3-D integrated systems
A novel dual etch process technology has been demonstrated which provides an opportunity to precisely and independently control the etch throughput and required via slope that is required to achieve conformal deposition of dielectric, copper diffusion barrier and copper seed metallization. It is further shown how a void-free copper via plating has been achieved for implementation into 3-D integrated systems