一种新型深硅锥形蚀刻工艺在三维集成系统中的应用

R. Nagarajan, L. Ebin, Lee Dayong, Soh Chee Seng, K. Prasad, N. Balasubramanian
{"title":"一种新型深硅锥形蚀刻工艺在三维集成系统中的应用","authors":"R. Nagarajan, L. Ebin, Lee Dayong, Soh Chee Seng, K. Prasad, N. Balasubramanian","doi":"10.1109/ECTC.2006.1645674","DOIUrl":null,"url":null,"abstract":"A novel dual etch process technology has been demonstrated which provides an opportunity to precisely and independently control the etch throughput and required via slope that is required to achieve conformal deposition of dielectric, copper diffusion barrier and copper seed metallization. It is further shown how a void-free copper via plating has been achieved for implementation into 3-D integrated systems","PeriodicalId":194969,"journal":{"name":"56th Electronic Components and Technology Conference 2006","volume":"48 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2006-07-05","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"38","resultStr":"{\"title\":\"Development of a novel deep silicon tapered via etch process for through-silicon interconnection in 3-D integrated systems\",\"authors\":\"R. Nagarajan, L. Ebin, Lee Dayong, Soh Chee Seng, K. Prasad, N. Balasubramanian\",\"doi\":\"10.1109/ECTC.2006.1645674\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"A novel dual etch process technology has been demonstrated which provides an opportunity to precisely and independently control the etch throughput and required via slope that is required to achieve conformal deposition of dielectric, copper diffusion barrier and copper seed metallization. It is further shown how a void-free copper via plating has been achieved for implementation into 3-D integrated systems\",\"PeriodicalId\":194969,\"journal\":{\"name\":\"56th Electronic Components and Technology Conference 2006\",\"volume\":\"48 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2006-07-05\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"38\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"56th Electronic Components and Technology Conference 2006\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ECTC.2006.1645674\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"56th Electronic Components and Technology Conference 2006","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ECTC.2006.1645674","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 38

摘要

一种新的双蚀刻工艺技术已经被证明,它提供了一个机会,以精确和独立地控制蚀刻吞吐量和所需的通过斜率,需要实现电介质的保形沉积,铜扩散屏障和铜种子金属化。进一步展示了如何通过电镀实现无空洞铜,以实现3-D集成系统
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Development of a novel deep silicon tapered via etch process for through-silicon interconnection in 3-D integrated systems
A novel dual etch process technology has been demonstrated which provides an opportunity to precisely and independently control the etch throughput and required via slope that is required to achieve conformal deposition of dielectric, copper diffusion barrier and copper seed metallization. It is further shown how a void-free copper via plating has been achieved for implementation into 3-D integrated systems
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信