14nm双模光刻模内掩模覆盖控制

William Chou, James Cheng, Alex C. Tseng, J. K. Wu, Chin Kuei Chang, J. Cheng, Adder Lee, C. Huang, Nanyun Peng, Simon C. C. Hsu, Chun-Chi Yu, Colbert Lu, Julia Yu, P. Craig, Chuck Pollock, Y. Ham, J. McMurran
{"title":"14nm双模光刻模内掩模覆盖控制","authors":"William Chou, James Cheng, Alex C. Tseng, J. K. Wu, Chin Kuei Chang, J. Cheng, Adder Lee, C. Huang, Nanyun Peng, Simon C. C. Hsu, Chun-Chi Yu, Colbert Lu, Julia Yu, P. Craig, Chuck Pollock, Y. Ham, J. McMurran","doi":"10.1117/12.2196794","DOIUrl":null,"url":null,"abstract":"According to the ITRS roadmap, semiconductor industry drives the 193nm lithography to its limits, using techniques like Double Pattern Technology (DPT), Source Mask Optimization (SMO) and Inverse Lithography Technology (ILT). In terms of considering the photomask metrology, full in-die measurement capability is required for registration and overlay control with challenging specifications for repeatability and accuracy. Double patterning using 193nm immersion lithography has been adapted as the solution to enable 14nm technology nodes. The overlay control is one of the key figures for the successful realization of this technology. In addition to the various error contributions from the wafer scanner, the reticles play an important role in terms of considering lithographic process contributed errors. Accurate pattern placement of the features on reticles with a registration error below 4nm is mandatory to keep overall photomask contributions to overlay of sub 20nm logic within the allowed error budget. In this paper, we show in-die registration errors using 14nm DPT product masks, by measuring in-die overlay patterns comparing with regular registration patterns. The mask measurements are used to obtain an accurate model to predict mask contribution on wafer overlay of double patterning technology.","PeriodicalId":308777,"journal":{"name":"SPIE Photomask Technology","volume":"11 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2015-10-23","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"In die mask overlay control for 14nm double-patterning lithography\",\"authors\":\"William Chou, James Cheng, Alex C. Tseng, J. K. Wu, Chin Kuei Chang, J. Cheng, Adder Lee, C. Huang, Nanyun Peng, Simon C. C. Hsu, Chun-Chi Yu, Colbert Lu, Julia Yu, P. Craig, Chuck Pollock, Y. Ham, J. McMurran\",\"doi\":\"10.1117/12.2196794\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"According to the ITRS roadmap, semiconductor industry drives the 193nm lithography to its limits, using techniques like Double Pattern Technology (DPT), Source Mask Optimization (SMO) and Inverse Lithography Technology (ILT). In terms of considering the photomask metrology, full in-die measurement capability is required for registration and overlay control with challenging specifications for repeatability and accuracy. Double patterning using 193nm immersion lithography has been adapted as the solution to enable 14nm technology nodes. The overlay control is one of the key figures for the successful realization of this technology. In addition to the various error contributions from the wafer scanner, the reticles play an important role in terms of considering lithographic process contributed errors. Accurate pattern placement of the features on reticles with a registration error below 4nm is mandatory to keep overall photomask contributions to overlay of sub 20nm logic within the allowed error budget. In this paper, we show in-die registration errors using 14nm DPT product masks, by measuring in-die overlay patterns comparing with regular registration patterns. The mask measurements are used to obtain an accurate model to predict mask contribution on wafer overlay of double patterning technology.\",\"PeriodicalId\":308777,\"journal\":{\"name\":\"SPIE Photomask Technology\",\"volume\":\"11 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2015-10-23\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"SPIE Photomask Technology\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1117/12.2196794\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"SPIE Photomask Technology","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1117/12.2196794","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

摘要

根据ITRS路线图,半导体行业将193nm光刻技术推向其极限,使用双模式技术(DPT),源掩模优化(SMO)和逆光刻技术(ILT)等技术。在考虑光掩模计量方面,需要完整的模内测量能力来进行配准和覆盖控制,具有挑战性的可重复性和准确性规格。采用193nm浸没光刻技术的双图案化已被改编为实现14nm技术节点的解决方案。叠加控制是该技术成功实现的关键之一。除了来自晶圆扫描器的各种误差贡献外,在考虑光刻工艺贡献误差方面,线也起着重要的作用。必须在配准误差低于4nm的曲线上精确地放置特征图案,以保持对低于20nm逻辑的覆盖的总体掩模贡献在允许的误差预算内。在本文中,我们通过测量模内覆盖模式与常规配准模式的比较,显示了使用14nm DPT产品掩模的模内配准误差。利用掩模测量得到了一个精确的模型来预测双模技术对晶圆覆盖的掩模贡献。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
In die mask overlay control for 14nm double-patterning lithography
According to the ITRS roadmap, semiconductor industry drives the 193nm lithography to its limits, using techniques like Double Pattern Technology (DPT), Source Mask Optimization (SMO) and Inverse Lithography Technology (ILT). In terms of considering the photomask metrology, full in-die measurement capability is required for registration and overlay control with challenging specifications for repeatability and accuracy. Double patterning using 193nm immersion lithography has been adapted as the solution to enable 14nm technology nodes. The overlay control is one of the key figures for the successful realization of this technology. In addition to the various error contributions from the wafer scanner, the reticles play an important role in terms of considering lithographic process contributed errors. Accurate pattern placement of the features on reticles with a registration error below 4nm is mandatory to keep overall photomask contributions to overlay of sub 20nm logic within the allowed error budget. In this paper, we show in-die registration errors using 14nm DPT product masks, by measuring in-die overlay patterns comparing with regular registration patterns. The mask measurements are used to obtain an accurate model to predict mask contribution on wafer overlay of double patterning technology.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信