细线NMOS输入ESD保护网络——应力波形和电路布局的影响

L. Dechiaro, S. Vaidya, R. G. Chemelli
{"title":"细线NMOS输入ESD保护网络——应力波形和电路布局的影响","authors":"L. Dechiaro, S. Vaidya, R. G. Chemelli","doi":"10.1109/IRPS.1986.362135","DOIUrl":null,"url":null,"abstract":"Human Body Model (HBM) and Charged Device Model (CDM) electrostatic discharge (ESD) stressing have been utilized to evaluate the susceptibility of input protection circuits on a fineline NMOS test chip. Failure analysis results and failure thresholds are reported as a function of local protection device parameters such as channel length and width and global layout variables such as power supply routing and circuit placement. It is demonstrated that the susceptibility to HBM stressing is determined primarily by protection device geometry. Failures occur by localized heating and filamentation across the channel. CDM failures, on the other hand, are sensitive to both local and global chip layout and occur primarily by damage to the thin gate oxide. In addition, CDM failure thresholds are much lower than those for the HBM case. These results are analyzed and a theoretical model for CDM failure developed on the basis of differences in protection device capacitance ratio and the critical charge for oxide breakdown due to Fowler-Nordheim tunneling.","PeriodicalId":354436,"journal":{"name":"24th International Reliability Physics Symposium","volume":"17 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1986-04-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"9","resultStr":"{\"title\":\"Input ESD Protection Networks for Fineline NMOS - Effects of Stressing Waveform and Circuit Layout\",\"authors\":\"L. Dechiaro, S. Vaidya, R. G. Chemelli\",\"doi\":\"10.1109/IRPS.1986.362135\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Human Body Model (HBM) and Charged Device Model (CDM) electrostatic discharge (ESD) stressing have been utilized to evaluate the susceptibility of input protection circuits on a fineline NMOS test chip. Failure analysis results and failure thresholds are reported as a function of local protection device parameters such as channel length and width and global layout variables such as power supply routing and circuit placement. It is demonstrated that the susceptibility to HBM stressing is determined primarily by protection device geometry. Failures occur by localized heating and filamentation across the channel. CDM failures, on the other hand, are sensitive to both local and global chip layout and occur primarily by damage to the thin gate oxide. In addition, CDM failure thresholds are much lower than those for the HBM case. These results are analyzed and a theoretical model for CDM failure developed on the basis of differences in protection device capacitance ratio and the critical charge for oxide breakdown due to Fowler-Nordheim tunneling.\",\"PeriodicalId\":354436,\"journal\":{\"name\":\"24th International Reliability Physics Symposium\",\"volume\":\"17 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"1986-04-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"9\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"24th International Reliability Physics Symposium\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/IRPS.1986.362135\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"24th International Reliability Physics Symposium","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/IRPS.1986.362135","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 9

摘要

利用人体模型(HBM)和带电器件模型(CDM)静电放电(ESD)应力对细线NMOS测试芯片上输入保护电路的敏感性进行了评估。故障分析结果和故障阈值作为局部保护装置参数(如通道长度和宽度)和全局布局变量(如电源路由和电路放置)的函数报告。结果表明,对HBM应力的敏感性主要取决于保护装置的几何形状。故障是由局部加热和通道上的丝化引起的。另一方面,CDM故障对局部和全局芯片布局都很敏感,主要是由于薄栅氧化物的损坏而发生的。此外,CDM的失效阈值远低于HBM的失效阈值。对这些结果进行了分析,并根据保护装置电容比的差异和Fowler-Nordheim隧道氧化击穿的临界电荷建立了CDM失效的理论模型。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Input ESD Protection Networks for Fineline NMOS - Effects of Stressing Waveform and Circuit Layout
Human Body Model (HBM) and Charged Device Model (CDM) electrostatic discharge (ESD) stressing have been utilized to evaluate the susceptibility of input protection circuits on a fineline NMOS test chip. Failure analysis results and failure thresholds are reported as a function of local protection device parameters such as channel length and width and global layout variables such as power supply routing and circuit placement. It is demonstrated that the susceptibility to HBM stressing is determined primarily by protection device geometry. Failures occur by localized heating and filamentation across the channel. CDM failures, on the other hand, are sensitive to both local and global chip layout and occur primarily by damage to the thin gate oxide. In addition, CDM failure thresholds are much lower than those for the HBM case. These results are analyzed and a theoretical model for CDM failure developed on the basis of differences in protection device capacitance ratio and the critical charge for oxide breakdown due to Fowler-Nordheim tunneling.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信