F. A. Velarde Gonzalez, J. Chávez-Hurtado, André Lange, T. Mikolajick
{"title":"将晶体管性能图映射到紧凑模型参数的基于代理的建模技术","authors":"F. A. Velarde Gonzalez, J. Chávez-Hurtado, André Lange, T. Mikolajick","doi":"10.1109/IIRW56459.2022.10032755","DOIUrl":null,"url":null,"abstract":"The electrical characteristics of a transistor can deviate from its nominal behavior due to process variations, aging mechanisms, etc. In order to ensure the reliability of a design, circuit level simulations capturing this altered transistor behaviors have become increasingly important. In this paper we study the use of surrogate models to map changes in key transistor’s figures of merit into compact model parameters in order to shorten the path from reliability measurements to simulations.","PeriodicalId":446436,"journal":{"name":"2022 IEEE International Integrated Reliability Workshop (IIRW)","volume":"28 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2022-10-09","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Surrogate-Based Modeling Techniques for Mapping Transistor Figures of Merit onto Compact Model Parameters\",\"authors\":\"F. A. Velarde Gonzalez, J. Chávez-Hurtado, André Lange, T. Mikolajick\",\"doi\":\"10.1109/IIRW56459.2022.10032755\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"The electrical characteristics of a transistor can deviate from its nominal behavior due to process variations, aging mechanisms, etc. In order to ensure the reliability of a design, circuit level simulations capturing this altered transistor behaviors have become increasingly important. In this paper we study the use of surrogate models to map changes in key transistor’s figures of merit into compact model parameters in order to shorten the path from reliability measurements to simulations.\",\"PeriodicalId\":446436,\"journal\":{\"name\":\"2022 IEEE International Integrated Reliability Workshop (IIRW)\",\"volume\":\"28 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2022-10-09\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2022 IEEE International Integrated Reliability Workshop (IIRW)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/IIRW56459.2022.10032755\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2022 IEEE International Integrated Reliability Workshop (IIRW)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/IIRW56459.2022.10032755","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Surrogate-Based Modeling Techniques for Mapping Transistor Figures of Merit onto Compact Model Parameters
The electrical characteristics of a transistor can deviate from its nominal behavior due to process variations, aging mechanisms, etc. In order to ensure the reliability of a design, circuit level simulations capturing this altered transistor behaviors have become increasingly important. In this paper we study the use of surrogate models to map changes in key transistor’s figures of merit into compact model parameters in order to shorten the path from reliability measurements to simulations.