Abhay Singh, M. Shetty, S. Ravi, Ravindra Nibandhe
{"title":"在RTL进行早期和准确的测试功率估计的方法","authors":"Abhay Singh, M. Shetty, S. Ravi, Ravindra Nibandhe","doi":"10.1109/TEST.2010.5699305","DOIUrl":null,"url":null,"abstract":"Test power consumption impacts various aspects of an SOC design cycle ranging from packaging and power grid design to tester power supply requirements. Obtaining early and accurate test power estimates has so far been a bottleneck since design-for-test (DFT) modifications such as scan manifest only in the gate-level circuit representation. In this work, we describe a methodology that enables us to perform early and efficient power estimation for scan-based circuits at RTL. We explain the method, its realization using features of a commercial power estimation engine and its evaluation on various production 65nm and 45nm industrial designs.","PeriodicalId":265156,"journal":{"name":"2010 IEEE International Test Conference","volume":"36 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2010-11-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":"{\"title\":\"Methodology for early and accurate test power estimation at RTL\",\"authors\":\"Abhay Singh, M. Shetty, S. Ravi, Ravindra Nibandhe\",\"doi\":\"10.1109/TEST.2010.5699305\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Test power consumption impacts various aspects of an SOC design cycle ranging from packaging and power grid design to tester power supply requirements. Obtaining early and accurate test power estimates has so far been a bottleneck since design-for-test (DFT) modifications such as scan manifest only in the gate-level circuit representation. In this work, we describe a methodology that enables us to perform early and efficient power estimation for scan-based circuits at RTL. We explain the method, its realization using features of a commercial power estimation engine and its evaluation on various production 65nm and 45nm industrial designs.\",\"PeriodicalId\":265156,\"journal\":{\"name\":\"2010 IEEE International Test Conference\",\"volume\":\"36 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2010-11-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"2\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2010 IEEE International Test Conference\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/TEST.2010.5699305\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2010 IEEE International Test Conference","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/TEST.2010.5699305","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Methodology for early and accurate test power estimation at RTL
Test power consumption impacts various aspects of an SOC design cycle ranging from packaging and power grid design to tester power supply requirements. Obtaining early and accurate test power estimates has so far been a bottleneck since design-for-test (DFT) modifications such as scan manifest only in the gate-level circuit representation. In this work, we describe a methodology that enables us to perform early and efficient power estimation for scan-based circuits at RTL. We explain the method, its realization using features of a commercial power estimation engine and its evaluation on various production 65nm and 45nm industrial designs.