{"title":"一种用于离线应用的介电隔离高压集成电路技术","authors":"M. Stoisiek, K. Oppermann, U. Schwalke, D. Takács","doi":"10.1109/ISPSD.1995.515058","DOIUrl":null,"url":null,"abstract":"The paper reports a first attempt to a dielectric isolated 600 V IC-process. With commercially available direct-wafer-bonded Si/SiO/sub 2//Si-wafers we processed the isolated islands with the basic high voltage devices in a standard sub-/spl mu/ fabrication line. For the lateral isolation we used a deep trench etch- and refill process. Experimental results for lateral high voltage DMOS (LDMOS), and p-MOS transistors (HVPMOS) as well as lateral IGBTs (LIGBT) and diodes are in good agreement with the target values. The suitability of the process concept for the intended applications is shown with an IGBT half-bridge demonstrator.","PeriodicalId":200109,"journal":{"name":"Proceedings of International Symposium on Power Semiconductor Devices and IC's: ISPSD '95","volume":"2012 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1995-05-23","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"24","resultStr":"{\"title\":\"A dielectric isolated high-voltage IC-technology for off-line applications\",\"authors\":\"M. Stoisiek, K. Oppermann, U. Schwalke, D. Takács\",\"doi\":\"10.1109/ISPSD.1995.515058\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"The paper reports a first attempt to a dielectric isolated 600 V IC-process. With commercially available direct-wafer-bonded Si/SiO/sub 2//Si-wafers we processed the isolated islands with the basic high voltage devices in a standard sub-/spl mu/ fabrication line. For the lateral isolation we used a deep trench etch- and refill process. Experimental results for lateral high voltage DMOS (LDMOS), and p-MOS transistors (HVPMOS) as well as lateral IGBTs (LIGBT) and diodes are in good agreement with the target values. The suitability of the process concept for the intended applications is shown with an IGBT half-bridge demonstrator.\",\"PeriodicalId\":200109,\"journal\":{\"name\":\"Proceedings of International Symposium on Power Semiconductor Devices and IC's: ISPSD '95\",\"volume\":\"2012 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"1995-05-23\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"24\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Proceedings of International Symposium on Power Semiconductor Devices and IC's: ISPSD '95\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ISPSD.1995.515058\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings of International Symposium on Power Semiconductor Devices and IC's: ISPSD '95","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ISPSD.1995.515058","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
A dielectric isolated high-voltage IC-technology for off-line applications
The paper reports a first attempt to a dielectric isolated 600 V IC-process. With commercially available direct-wafer-bonded Si/SiO/sub 2//Si-wafers we processed the isolated islands with the basic high voltage devices in a standard sub-/spl mu/ fabrication line. For the lateral isolation we used a deep trench etch- and refill process. Experimental results for lateral high voltage DMOS (LDMOS), and p-MOS transistors (HVPMOS) as well as lateral IGBTs (LIGBT) and diodes are in good agreement with the target values. The suitability of the process concept for the intended applications is shown with an IGBT half-bridge demonstrator.