R. Ott, H. Ollendorf, H. Lammering, T. Hladschik, W. Haensch
{"title":"一种评估缺陷对存储器件成品率影响的有效方法","authors":"R. Ott, H. Ollendorf, H. Lammering, T. Hladschik, W. Haensch","doi":"10.1109/ASMC.1999.798188","DOIUrl":null,"url":null,"abstract":"In this paper, we propose a new methodology to effectively reduce defect-related yield loss. We introduce a monitor system, in which defect data collected during the wafer processing is directly correlated to wafer test data. The amount of computed data is reasonable, it allows sample rates which are only limited by the inspection tool capacities. However, this new methodology provides accurate results on each individual wafer which is inspected inline. This enables detailed split lot analysis in real time and provides a defect related yield detractor pareto based on volume data.","PeriodicalId":424267,"journal":{"name":"10th Annual IEEE/SEMI. Advanced Semiconductor Manufacturing Conference and Workshop. ASMC 99 Proceedings (Cat. No.99CH36295)","volume":"4 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1999-09-08","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"9","resultStr":"{\"title\":\"An effective method to estimate defect limited yield impact on memory devices\",\"authors\":\"R. Ott, H. Ollendorf, H. Lammering, T. Hladschik, W. Haensch\",\"doi\":\"10.1109/ASMC.1999.798188\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"In this paper, we propose a new methodology to effectively reduce defect-related yield loss. We introduce a monitor system, in which defect data collected during the wafer processing is directly correlated to wafer test data. The amount of computed data is reasonable, it allows sample rates which are only limited by the inspection tool capacities. However, this new methodology provides accurate results on each individual wafer which is inspected inline. This enables detailed split lot analysis in real time and provides a defect related yield detractor pareto based on volume data.\",\"PeriodicalId\":424267,\"journal\":{\"name\":\"10th Annual IEEE/SEMI. Advanced Semiconductor Manufacturing Conference and Workshop. ASMC 99 Proceedings (Cat. No.99CH36295)\",\"volume\":\"4 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"1999-09-08\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"9\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"10th Annual IEEE/SEMI. Advanced Semiconductor Manufacturing Conference and Workshop. ASMC 99 Proceedings (Cat. No.99CH36295)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ASMC.1999.798188\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"10th Annual IEEE/SEMI. Advanced Semiconductor Manufacturing Conference and Workshop. ASMC 99 Proceedings (Cat. No.99CH36295)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ASMC.1999.798188","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
An effective method to estimate defect limited yield impact on memory devices
In this paper, we propose a new methodology to effectively reduce defect-related yield loss. We introduce a monitor system, in which defect data collected during the wafer processing is directly correlated to wafer test data. The amount of computed data is reasonable, it allows sample rates which are only limited by the inspection tool capacities. However, this new methodology provides accurate results on each individual wafer which is inspected inline. This enables detailed split lot analysis in real time and provides a defect related yield detractor pareto based on volume data.