Kensuke Osonoe, Takahiro Asai, M. Aoki, Hitoshi Kida, N. Nakano
{"title":"采用Ag烧结贴片的功率器件散热结构功率循环试验与热循环试验的热应力集中与分布比较","authors":"Kensuke Osonoe, Takahiro Asai, M. Aoki, Hitoshi Kida, N. Nakano","doi":"10.1109/ICEP.2016.7486906","DOIUrl":null,"url":null,"abstract":"Power semiconductor device technology needs highly efficient heat dissipation system having a chip bonding layer with high thermal conductance and reliability. This work clarifies 3D thermal stress profiles under power cycling test (PCT) and thermal cycling test (TCT) with multi-physics solver for the system having Ag sintered bonding layer as a new chip attachment technology. Both reliability test results on Von Mises stress profile are compared and the key features for each test are made clear. It was found that the maximum stress values within Si chip and Ag sintered bonding layer are at the corner of bonding layer for both PCT and TCT. The maximum stress of bonding layer under PCT ON state at chip power of 400 W is lower than the value under TCT with Ta of 25 °C which is the Ta of PCT. Under PCT the temperature difference from stress free temperature (Tr) for bonding layer is smaller than that under TCT with Ta of 25 °C, and this results in lower thermal stress in bonding layer. The maximum stress value of Ag sintered layer is a little lower than the conventional solder value under both PCT and TCT. This smaller stress of Ag sintered layer is thought to be due to lower Young's modulus of the Ag sintered layer.","PeriodicalId":343912,"journal":{"name":"2016 International Conference on Electronics Packaging (ICEP)","volume":"1 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2016-04-20","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"4","resultStr":"{\"title\":\"Comparison of thermal stress concentration and profile between power cycling test and thermal cycling test for power device heat dissipation structures using Ag sintering chip-attachment\",\"authors\":\"Kensuke Osonoe, Takahiro Asai, M. Aoki, Hitoshi Kida, N. Nakano\",\"doi\":\"10.1109/ICEP.2016.7486906\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Power semiconductor device technology needs highly efficient heat dissipation system having a chip bonding layer with high thermal conductance and reliability. This work clarifies 3D thermal stress profiles under power cycling test (PCT) and thermal cycling test (TCT) with multi-physics solver for the system having Ag sintered bonding layer as a new chip attachment technology. Both reliability test results on Von Mises stress profile are compared and the key features for each test are made clear. It was found that the maximum stress values within Si chip and Ag sintered bonding layer are at the corner of bonding layer for both PCT and TCT. The maximum stress of bonding layer under PCT ON state at chip power of 400 W is lower than the value under TCT with Ta of 25 °C which is the Ta of PCT. Under PCT the temperature difference from stress free temperature (Tr) for bonding layer is smaller than that under TCT with Ta of 25 °C, and this results in lower thermal stress in bonding layer. The maximum stress value of Ag sintered layer is a little lower than the conventional solder value under both PCT and TCT. This smaller stress of Ag sintered layer is thought to be due to lower Young's modulus of the Ag sintered layer.\",\"PeriodicalId\":343912,\"journal\":{\"name\":\"2016 International Conference on Electronics Packaging (ICEP)\",\"volume\":\"1 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2016-04-20\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"4\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2016 International Conference on Electronics Packaging (ICEP)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICEP.2016.7486906\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2016 International Conference on Electronics Packaging (ICEP)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICEP.2016.7486906","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Comparison of thermal stress concentration and profile between power cycling test and thermal cycling test for power device heat dissipation structures using Ag sintering chip-attachment
Power semiconductor device technology needs highly efficient heat dissipation system having a chip bonding layer with high thermal conductance and reliability. This work clarifies 3D thermal stress profiles under power cycling test (PCT) and thermal cycling test (TCT) with multi-physics solver for the system having Ag sintered bonding layer as a new chip attachment technology. Both reliability test results on Von Mises stress profile are compared and the key features for each test are made clear. It was found that the maximum stress values within Si chip and Ag sintered bonding layer are at the corner of bonding layer for both PCT and TCT. The maximum stress of bonding layer under PCT ON state at chip power of 400 W is lower than the value under TCT with Ta of 25 °C which is the Ta of PCT. Under PCT the temperature difference from stress free temperature (Tr) for bonding layer is smaller than that under TCT with Ta of 25 °C, and this results in lower thermal stress in bonding layer. The maximum stress value of Ag sintered layer is a little lower than the conventional solder value under both PCT and TCT. This smaller stress of Ag sintered layer is thought to be due to lower Young's modulus of the Ag sintered layer.