热成像程序对裸模的影响导致芯片布局设计或晶圆加工的修改

K. Rispoli, L. Gould, J. Mandry, P. Delivorias
{"title":"热成像程序对裸模的影响导致芯片布局设计或晶圆加工的修改","authors":"K. Rispoli, L. Gould, J. Mandry, P. Delivorias","doi":"10.1109/STHERM.2006.1625216","DOIUrl":null,"url":null,"abstract":"Instituting dimensional reductions in the layout of CMOS semiconductor chips can lead to unwanted conduction paths significant enough to impact the performance and reliability of the subsequent fabricated integrated circuit. Positive location and identification of the suspect areas is required for the determination of root cause and to enable corrective action to eliminate or minimize the unwanted conduction paths. Empirical methods have to be employed to identify suspect areas since EDA vendors do not have CAD tools sufficiently capable of identifying the suspect areas during the design phase of a complicated high performance integrated circuit. Applying varied thermal imaging procedures and analytical techniques on specially assembled bare chips with defined limited performance identified problematic chip substrate regions and subsequent current conduction through the substrate as the problem in those regions. Corrective chip design layout and assembly techniques were instituted to achieve the required isolation. Although corrective action was achieved through chip design layout modifications, an outline of the wafer processing technology employed will be presented to designate the questionable areas with possible fabrication alterations to avoid the conduction paths encountered","PeriodicalId":222515,"journal":{"name":"Twenty-Second Annual IEEE Semiconductor Thermal Measurement And Management Symposium","volume":"42 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2006-03-14","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"The impact of thermal imaging procedures on bare die leading toward chip layout design or wafer processing modifications\",\"authors\":\"K. Rispoli, L. Gould, J. Mandry, P. Delivorias\",\"doi\":\"10.1109/STHERM.2006.1625216\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Instituting dimensional reductions in the layout of CMOS semiconductor chips can lead to unwanted conduction paths significant enough to impact the performance and reliability of the subsequent fabricated integrated circuit. Positive location and identification of the suspect areas is required for the determination of root cause and to enable corrective action to eliminate or minimize the unwanted conduction paths. Empirical methods have to be employed to identify suspect areas since EDA vendors do not have CAD tools sufficiently capable of identifying the suspect areas during the design phase of a complicated high performance integrated circuit. Applying varied thermal imaging procedures and analytical techniques on specially assembled bare chips with defined limited performance identified problematic chip substrate regions and subsequent current conduction through the substrate as the problem in those regions. Corrective chip design layout and assembly techniques were instituted to achieve the required isolation. Although corrective action was achieved through chip design layout modifications, an outline of the wafer processing technology employed will be presented to designate the questionable areas with possible fabrication alterations to avoid the conduction paths encountered\",\"PeriodicalId\":222515,\"journal\":{\"name\":\"Twenty-Second Annual IEEE Semiconductor Thermal Measurement And Management Symposium\",\"volume\":\"42 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2006-03-14\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Twenty-Second Annual IEEE Semiconductor Thermal Measurement And Management Symposium\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/STHERM.2006.1625216\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Twenty-Second Annual IEEE Semiconductor Thermal Measurement And Management Symposium","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/STHERM.2006.1625216","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

摘要

在CMOS半导体芯片的布局中减小尺寸会导致不必要的传导路径,这足以影响后续制造集成电路的性能和可靠性。要确定根本原因,并采取纠正措施消除或尽量减少不需要的传导路径,需要对可疑区域进行积极定位和识别。必须采用经验方法来识别可疑区域,因为EDA供应商没有足够的CAD工具能够在复杂的高性能集成电路的设计阶段识别可疑区域。应用不同的热成像程序和分析技术对特定组装的具有限定有限性能的裸芯片进行分析,确定了有问题的芯片衬底区域和随后通过衬底的电流传导是这些区域的问题。为了实现所需的隔离,制定了正确的芯片设计布局和组装技术。虽然通过修改芯片设计布局实现了纠正措施,但将提出所采用的晶圆加工技术大纲,以指定可能的制造更改的问题区域,以避免遇到传导路径
本文章由计算机程序翻译,如有差异,请以英文原文为准。
The impact of thermal imaging procedures on bare die leading toward chip layout design or wafer processing modifications
Instituting dimensional reductions in the layout of CMOS semiconductor chips can lead to unwanted conduction paths significant enough to impact the performance and reliability of the subsequent fabricated integrated circuit. Positive location and identification of the suspect areas is required for the determination of root cause and to enable corrective action to eliminate or minimize the unwanted conduction paths. Empirical methods have to be employed to identify suspect areas since EDA vendors do not have CAD tools sufficiently capable of identifying the suspect areas during the design phase of a complicated high performance integrated circuit. Applying varied thermal imaging procedures and analytical techniques on specially assembled bare chips with defined limited performance identified problematic chip substrate regions and subsequent current conduction through the substrate as the problem in those regions. Corrective chip design layout and assembly techniques were instituted to achieve the required isolation. Although corrective action was achieved through chip design layout modifications, an outline of the wafer processing technology employed will be presented to designate the questionable areas with possible fabrication alterations to avoid the conduction paths encountered
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信