{"title":"使用带宽匹配和片上可变时钟测试具有硬核的分层片上网络系统","authors":"Chunsheng Liu","doi":"10.1109/ATS.2006.77","DOIUrl":null,"url":null,"abstract":"In this paper, the paper presents a testing scheme for hierarchical network-on-a-chip (NoC) system consisting of hard embedded cores using bandwidth matching. The authors show how bandwidth matching and on-chip clocking techniques can be used in NoC to adapt the hard cores to the network channel width. The authors use a cost function to represent the tradeoff between test time and area overhead. In case of a hierarchical architecture, the authors show that various configurations of a core can be modelled as a set of rectangles and rectangle packing can be used for optimized TAM design. Experimental results show that the proposed method can significantly reduce the overall cost","PeriodicalId":242530,"journal":{"name":"2006 15th Asian Test Symposium","volume":"39 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2006-11-20","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"3","resultStr":"{\"title\":\"Testing Hierarchical Network-on-Chip Systems with Hard Cores Using Bandwidth Matching and On-Chip Variable Clocking\",\"authors\":\"Chunsheng Liu\",\"doi\":\"10.1109/ATS.2006.77\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"In this paper, the paper presents a testing scheme for hierarchical network-on-a-chip (NoC) system consisting of hard embedded cores using bandwidth matching. The authors show how bandwidth matching and on-chip clocking techniques can be used in NoC to adapt the hard cores to the network channel width. The authors use a cost function to represent the tradeoff between test time and area overhead. In case of a hierarchical architecture, the authors show that various configurations of a core can be modelled as a set of rectangles and rectangle packing can be used for optimized TAM design. Experimental results show that the proposed method can significantly reduce the overall cost\",\"PeriodicalId\":242530,\"journal\":{\"name\":\"2006 15th Asian Test Symposium\",\"volume\":\"39 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2006-11-20\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"3\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2006 15th Asian Test Symposium\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ATS.2006.77\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2006 15th Asian Test Symposium","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ATS.2006.77","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Testing Hierarchical Network-on-Chip Systems with Hard Cores Using Bandwidth Matching and On-Chip Variable Clocking
In this paper, the paper presents a testing scheme for hierarchical network-on-a-chip (NoC) system consisting of hard embedded cores using bandwidth matching. The authors show how bandwidth matching and on-chip clocking techniques can be used in NoC to adapt the hard cores to the network channel width. The authors use a cost function to represent the tradeoff between test time and area overhead. In case of a hierarchical architecture, the authors show that various configurations of a core can be modelled as a set of rectangles and rectangle packing can be used for optimized TAM design. Experimental results show that the proposed method can significantly reduce the overall cost