快速,准确的装配级3DIC封装物理验证

N. Hossam, J. Ferguson
{"title":"快速,准确的装配级3DIC封装物理验证","authors":"N. Hossam, J. Ferguson","doi":"10.1109/3DIC57175.2023.10155000","DOIUrl":null,"url":null,"abstract":"Advanced packaging techniques are critical to ensuring product performance, function, and cost in the semiconductor industry. Three-dimensional integrated circuits (3DICs) offer the ultimate flexibility in product design. However, they are not without their challenges, bringing packaging technologies to the forefront for innovation. 3DICs contain multiple stacked die that achieve the required connectivity through traces on an interposer, or with special vias or bumps. Independently verifying the physical and connectivity accuracy of these discrete dies and substrates per their process rules does not ensure that the overall 2.5D/3D package assembly is correct, or will perform as expected. The Calibre 3DSTACK electronic design automation (EDA) tool provides fast, accurate, assembly-level verification of die-die or die-interposer interfaces in 3DIC designs. It operates on the interface geometries between chip designs from multiple process nodes to perform both design rule checking (DRC) alignment verification and layout vs. schematic (LVS) connectivity checking of the complete multi-die 2.5D or 3DIC system. Design engineers can also use the Calibre 3DSTACK tool to prepare the data required for coupling capacitance extraction, if required. In this paper, we explain the differences between traditional 3DIC physical verification techniques and Calibre 3DSTACK 3DIC assembly verification, and demonstrate how Calibre 3DSTACK functionality can be used to resolve many of the challenges of 3DIC physical verification while ensuring the accuracy and performance of the complete 3DIC design.","PeriodicalId":245299,"journal":{"name":"2023 IEEE International 3D Systems Integration Conference (3DIC)","volume":"67 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2023-05-10","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Fast, Accurate Assembly-Level Physical Verification of 3DIC Packages\",\"authors\":\"N. Hossam, J. Ferguson\",\"doi\":\"10.1109/3DIC57175.2023.10155000\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Advanced packaging techniques are critical to ensuring product performance, function, and cost in the semiconductor industry. Three-dimensional integrated circuits (3DICs) offer the ultimate flexibility in product design. However, they are not without their challenges, bringing packaging technologies to the forefront for innovation. 3DICs contain multiple stacked die that achieve the required connectivity through traces on an interposer, or with special vias or bumps. Independently verifying the physical and connectivity accuracy of these discrete dies and substrates per their process rules does not ensure that the overall 2.5D/3D package assembly is correct, or will perform as expected. The Calibre 3DSTACK electronic design automation (EDA) tool provides fast, accurate, assembly-level verification of die-die or die-interposer interfaces in 3DIC designs. It operates on the interface geometries between chip designs from multiple process nodes to perform both design rule checking (DRC) alignment verification and layout vs. schematic (LVS) connectivity checking of the complete multi-die 2.5D or 3DIC system. Design engineers can also use the Calibre 3DSTACK tool to prepare the data required for coupling capacitance extraction, if required. In this paper, we explain the differences between traditional 3DIC physical verification techniques and Calibre 3DSTACK 3DIC assembly verification, and demonstrate how Calibre 3DSTACK functionality can be used to resolve many of the challenges of 3DIC physical verification while ensuring the accuracy and performance of the complete 3DIC design.\",\"PeriodicalId\":245299,\"journal\":{\"name\":\"2023 IEEE International 3D Systems Integration Conference (3DIC)\",\"volume\":\"67 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2023-05-10\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2023 IEEE International 3D Systems Integration Conference (3DIC)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/3DIC57175.2023.10155000\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2023 IEEE International 3D Systems Integration Conference (3DIC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/3DIC57175.2023.10155000","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

摘要

在半导体行业,先进的封装技术对确保产品性能、功能和成本至关重要。三维集成电路(3dic)为产品设计提供了极大的灵活性。然而,他们并非没有挑战,将包装技术推向创新的前沿。3dic包含多个堆叠的芯片,通过中间层上的走线或特殊的过孔或凸点实现所需的连接。根据工艺规则独立验证这些分立模具和基板的物理和连接精度并不能确保整体2.5D/3D封装组装是正确的,或者将按预期运行。Calibre 3DSTACK电子设计自动化(EDA)工具在3DIC设计中提供快速,准确,组装级的模具或模具中间层接口验证。它对来自多个工艺节点的芯片设计之间的接口几何形状进行操作,以执行设计规则检查(DRC)对齐验证以及完整的多模2.5D或3DIC系统的布局与原理图(LVS)连接性检查。如果需要,设计工程师还可以使用Calibre 3DSTACK工具准备耦合电容提取所需的数据。在本文中,我们解释了传统的3DIC物理验证技术与Calibre 3DSTACK 3DIC组件验证之间的差异,并演示了如何使用Calibre 3DSTACK功能来解决3DIC物理验证的许多挑战,同时确保完整3DIC设计的准确性和性能。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Fast, Accurate Assembly-Level Physical Verification of 3DIC Packages
Advanced packaging techniques are critical to ensuring product performance, function, and cost in the semiconductor industry. Three-dimensional integrated circuits (3DICs) offer the ultimate flexibility in product design. However, they are not without their challenges, bringing packaging technologies to the forefront for innovation. 3DICs contain multiple stacked die that achieve the required connectivity through traces on an interposer, or with special vias or bumps. Independently verifying the physical and connectivity accuracy of these discrete dies and substrates per their process rules does not ensure that the overall 2.5D/3D package assembly is correct, or will perform as expected. The Calibre 3DSTACK electronic design automation (EDA) tool provides fast, accurate, assembly-level verification of die-die or die-interposer interfaces in 3DIC designs. It operates on the interface geometries between chip designs from multiple process nodes to perform both design rule checking (DRC) alignment verification and layout vs. schematic (LVS) connectivity checking of the complete multi-die 2.5D or 3DIC system. Design engineers can also use the Calibre 3DSTACK tool to prepare the data required for coupling capacitance extraction, if required. In this paper, we explain the differences between traditional 3DIC physical verification techniques and Calibre 3DSTACK 3DIC assembly verification, and demonstrate how Calibre 3DSTACK functionality can be used to resolve many of the challenges of 3DIC physical verification while ensuring the accuracy and performance of the complete 3DIC design.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信