采用无凹凸互连技术的3D堆叠封装

C.W.C. Lin, S. Chiang, T.K.A. Yang
{"title":"采用无凹凸互连技术的3D堆叠封装","authors":"C.W.C. Lin, S. Chiang, T.K.A. Yang","doi":"10.1109/IEMT.2003.1225906","DOIUrl":null,"url":null,"abstract":"Novel 3D stacked packages fabricated with bumpless interconnect technology are presented. The single stacking unit can contain bare chips, packaged devices or passive components. An array of compliant terminals, or a series of copper pillars along the chip periphery are used as z-axis interconnects. To keep each single stacking unit thin, bumpless interconnect methods such as electro-chemical plating (ECP) or ball bonding are applied to connect the traces to the die pads directly. No wire bonding, lead-bond, solder bumps, substrate or vacuum sputtering films are involved. The traces route the pad to the z-axis interconnects (e.g., copper pillar, compliant terminal) which are orthogonal to the trace for 3D stacking assembly. Single stacking units are positioned in a vertical stack with their pillars and/or terminals aligned to one another. A single reflow operation simultaneously bonds all unit assemblies together to form the 3D stacked package. The compliant and deformable nature of solder paste and the routing traces provide flexible vertical interconnections that accommodate chips and packages with a wide range of thicknesses and sizes. The traces, pillars and/or compliant terminals serve as the interconnect matrix between the chips and packages, which may be functionally similar or different from one another, thereby increasing packaging density and functionality. Details of the design concepts, processing and the underlying bumpless interconnect technology are discussed along with key advantages and applications of these novel 3D stacked packages.","PeriodicalId":106415,"journal":{"name":"IEEE/CPMT/SEMI 28th International Electronics Manufacturing Technology Symposium, 2003. IEMT 2003.","volume":"1 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2003-07-16","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"4","resultStr":"{\"title\":\"3D stacked packages with bumpless interconnect technology\",\"authors\":\"C.W.C. Lin, S. Chiang, T.K.A. Yang\",\"doi\":\"10.1109/IEMT.2003.1225906\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Novel 3D stacked packages fabricated with bumpless interconnect technology are presented. The single stacking unit can contain bare chips, packaged devices or passive components. An array of compliant terminals, or a series of copper pillars along the chip periphery are used as z-axis interconnects. To keep each single stacking unit thin, bumpless interconnect methods such as electro-chemical plating (ECP) or ball bonding are applied to connect the traces to the die pads directly. No wire bonding, lead-bond, solder bumps, substrate or vacuum sputtering films are involved. The traces route the pad to the z-axis interconnects (e.g., copper pillar, compliant terminal) which are orthogonal to the trace for 3D stacking assembly. Single stacking units are positioned in a vertical stack with their pillars and/or terminals aligned to one another. A single reflow operation simultaneously bonds all unit assemblies together to form the 3D stacked package. The compliant and deformable nature of solder paste and the routing traces provide flexible vertical interconnections that accommodate chips and packages with a wide range of thicknesses and sizes. The traces, pillars and/or compliant terminals serve as the interconnect matrix between the chips and packages, which may be functionally similar or different from one another, thereby increasing packaging density and functionality. Details of the design concepts, processing and the underlying bumpless interconnect technology are discussed along with key advantages and applications of these novel 3D stacked packages.\",\"PeriodicalId\":106415,\"journal\":{\"name\":\"IEEE/CPMT/SEMI 28th International Electronics Manufacturing Technology Symposium, 2003. IEMT 2003.\",\"volume\":\"1 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2003-07-16\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"4\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"IEEE/CPMT/SEMI 28th International Electronics Manufacturing Technology Symposium, 2003. IEMT 2003.\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/IEMT.2003.1225906\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"IEEE/CPMT/SEMI 28th International Electronics Manufacturing Technology Symposium, 2003. IEMT 2003.","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/IEMT.2003.1225906","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 4

摘要

提出了一种采用无凹凸互连技术制备的新型三维堆叠封装。单个堆叠单元可以包含裸芯片、封装器件或无源元件。一组兼容的终端,或沿着芯片外围的一系列铜柱被用作z轴互连。为了保持每个单独的堆叠单元薄,采用无凹凸互连方法,如电化学镀(ECP)或球粘合,将迹线直接连接到模垫上。不涉及线键合,铅键合,焊料凸起,衬底或真空溅射膜。走线将焊盘路由到z轴互连(例如,铜柱,兼容端子),这些互连与3D堆叠组装的走线正交。单个堆叠单元位于垂直堆叠中,其支柱和/或终端彼此对齐。单个回流操作同时将所有单元组件粘合在一起,形成3D堆叠封装。焊膏和布线线的顺应性和可变形性提供了灵活的垂直互连,可容纳各种厚度和尺寸的芯片和封装。走线、柱和/或兼容端子作为芯片和封装之间的互连矩阵,它们可以在功能上彼此相似或不同,从而增加封装密度和功能。详细讨论了设计概念、工艺和底层无凹凸互连技术,以及这些新型3D堆叠封装的主要优势和应用。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
3D stacked packages with bumpless interconnect technology
Novel 3D stacked packages fabricated with bumpless interconnect technology are presented. The single stacking unit can contain bare chips, packaged devices or passive components. An array of compliant terminals, or a series of copper pillars along the chip periphery are used as z-axis interconnects. To keep each single stacking unit thin, bumpless interconnect methods such as electro-chemical plating (ECP) or ball bonding are applied to connect the traces to the die pads directly. No wire bonding, lead-bond, solder bumps, substrate or vacuum sputtering films are involved. The traces route the pad to the z-axis interconnects (e.g., copper pillar, compliant terminal) which are orthogonal to the trace for 3D stacking assembly. Single stacking units are positioned in a vertical stack with their pillars and/or terminals aligned to one another. A single reflow operation simultaneously bonds all unit assemblies together to form the 3D stacked package. The compliant and deformable nature of solder paste and the routing traces provide flexible vertical interconnections that accommodate chips and packages with a wide range of thicknesses and sizes. The traces, pillars and/or compliant terminals serve as the interconnect matrix between the chips and packages, which may be functionally similar or different from one another, thereby increasing packaging density and functionality. Details of the design concepts, processing and the underlying bumpless interconnect technology are discussed along with key advantages and applications of these novel 3D stacked packages.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信