A. Karmarkar, X. Xu, S. Saha, X. Lin, G. Rollins, X. Lin
{"title":"布局变化对电介质机械应力影响的紧凑模型分析","authors":"A. Karmarkar, X. Xu, S. Saha, X. Lin, G. Rollins, X. Lin","doi":"10.1109/IPFA.2007.4378060","DOIUrl":null,"url":null,"abstract":"The current industry trends towards reducing feature size and increasing integration density call for the use of copper (Cu) metallization and low permittivity (low-k) interlayer dielectrics (ILD). Low-k dielectrics are typically characterized by low mechanical strength, low hardness and high porosity (Blaine et al., 2002). The thermal mismatch stresses induced by the manufacturing process pose significant reliability challenges for the integration of Cu/Low-k interconnects because of the poorer mechanical characteristics of the low- k dielectrics (Cherault et al., 2005). Moreover, the geometry and the pattern of the metal lines have a significant impact on the thermomechanical stresses in multilevel interconnect structures, which in turn affect the interconnect reliability (Shen, 1999 and Yao et al., 2004). Interconnect processing, layout geometry and layout proximity effects can create regions of high stress concentrations and/or gradients in the interconnect structures employed in deep sub-micron technologies. These stress hot- spots are responsible for cracking and formation of voids in metal lines and the surrounding dielectric, thereby decreasing the overall yield (ogawa et al., 2002 and Lee et al., 2002). This paper presents a numerical analysis-based compact model approach to improve the manufacturability and reliability (design for manufacturing) of back-end-of-the-line (BEOL) structures, with emphasis on the dielectric reliability.","PeriodicalId":334987,"journal":{"name":"2007 14th International Symposium on the Physical and Failure Analysis of Integrated Circuits","volume":"1 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2007-07-11","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"A Compact Model Analysis of Layout Variation Impact on Mechanical Stress in Dielectrics\",\"authors\":\"A. Karmarkar, X. Xu, S. Saha, X. Lin, G. Rollins, X. Lin\",\"doi\":\"10.1109/IPFA.2007.4378060\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"The current industry trends towards reducing feature size and increasing integration density call for the use of copper (Cu) metallization and low permittivity (low-k) interlayer dielectrics (ILD). Low-k dielectrics are typically characterized by low mechanical strength, low hardness and high porosity (Blaine et al., 2002). The thermal mismatch stresses induced by the manufacturing process pose significant reliability challenges for the integration of Cu/Low-k interconnects because of the poorer mechanical characteristics of the low- k dielectrics (Cherault et al., 2005). Moreover, the geometry and the pattern of the metal lines have a significant impact on the thermomechanical stresses in multilevel interconnect structures, which in turn affect the interconnect reliability (Shen, 1999 and Yao et al., 2004). Interconnect processing, layout geometry and layout proximity effects can create regions of high stress concentrations and/or gradients in the interconnect structures employed in deep sub-micron technologies. These stress hot- spots are responsible for cracking and formation of voids in metal lines and the surrounding dielectric, thereby decreasing the overall yield (ogawa et al., 2002 and Lee et al., 2002). This paper presents a numerical analysis-based compact model approach to improve the manufacturability and reliability (design for manufacturing) of back-end-of-the-line (BEOL) structures, with emphasis on the dielectric reliability.\",\"PeriodicalId\":334987,\"journal\":{\"name\":\"2007 14th International Symposium on the Physical and Failure Analysis of Integrated Circuits\",\"volume\":\"1 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2007-07-11\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2007 14th International Symposium on the Physical and Failure Analysis of Integrated Circuits\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/IPFA.2007.4378060\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2007 14th International Symposium on the Physical and Failure Analysis of Integrated Circuits","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/IPFA.2007.4378060","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0
摘要
当前的工业趋势是减小特征尺寸和增加集成密度,要求使用铜(Cu)金属化和低介电常数(低k)层间介电体(ILD)。低k介电材料通常具有低机械强度、低硬度和高孔隙率的特点(Blaine et al., 2002)。由于低k电介质的机械特性较差,制造过程引起的热失配应力对Cu/低k互连的集成构成了重大的可靠性挑战(Cherault et al., 2005)。此外,金属线的几何形状和图案对多层互连结构中的热机械应力有显著影响,从而影响互连的可靠性(Shen, 1999和Yao等,2004)。互连处理、布局几何和布局邻近效应可以在深亚微米技术中采用的互连结构中产生高应力集中和/或梯度区域。这些应力热点导致金属线和周围电介质的开裂和空洞的形成,从而降低了总体屈服率(ogawa etal ., 2002和Lee etal ., 2002)。本文提出了一种基于数值分析的紧凑模型方法,以提高后端(BEOL)结构的可制造性和可靠性(面向制造的设计),重点关注介电可靠性。
A Compact Model Analysis of Layout Variation Impact on Mechanical Stress in Dielectrics
The current industry trends towards reducing feature size and increasing integration density call for the use of copper (Cu) metallization and low permittivity (low-k) interlayer dielectrics (ILD). Low-k dielectrics are typically characterized by low mechanical strength, low hardness and high porosity (Blaine et al., 2002). The thermal mismatch stresses induced by the manufacturing process pose significant reliability challenges for the integration of Cu/Low-k interconnects because of the poorer mechanical characteristics of the low- k dielectrics (Cherault et al., 2005). Moreover, the geometry and the pattern of the metal lines have a significant impact on the thermomechanical stresses in multilevel interconnect structures, which in turn affect the interconnect reliability (Shen, 1999 and Yao et al., 2004). Interconnect processing, layout geometry and layout proximity effects can create regions of high stress concentrations and/or gradients in the interconnect structures employed in deep sub-micron technologies. These stress hot- spots are responsible for cracking and formation of voids in metal lines and the surrounding dielectric, thereby decreasing the overall yield (ogawa et al., 2002 and Lee et al., 2002). This paper presents a numerical analysis-based compact model approach to improve the manufacturability and reliability (design for manufacturing) of back-end-of-the-line (BEOL) structures, with emphasis on the dielectric reliability.