{"title":"测试高速串行接口技术:您的测试解决方案是否同步?","authors":"Steve Lomaro","doi":"10.1109/IEMT.2003.1225940","DOIUrl":null,"url":null,"abstract":"High-speed serial interface technology provides orders of magnitude improvement in device-to-device data transfer rates. Some interfaces are based on the use of clock forwarding-also known as source synchronous timing. The test challenges associated with this new technology are significant. Bit cell widths are shrinking to well under 1 ns, operating differentially and all timed to a jittery clock source. This is not a simple incremental improvement in existing technology; rather it is a paradigm shift in device interfaces. This paper reviews the background, illustrates why this interface is a test challenge, and explores solutions.","PeriodicalId":106415,"journal":{"name":"IEEE/CPMT/SEMI 28th International Electronics Manufacturing Technology Symposium, 2003. IEMT 2003.","volume":"70 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2003-07-16","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"3","resultStr":"{\"title\":\"Testing high-speed serial interface technology: is your test solution in synch?\",\"authors\":\"Steve Lomaro\",\"doi\":\"10.1109/IEMT.2003.1225940\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"High-speed serial interface technology provides orders of magnitude improvement in device-to-device data transfer rates. Some interfaces are based on the use of clock forwarding-also known as source synchronous timing. The test challenges associated with this new technology are significant. Bit cell widths are shrinking to well under 1 ns, operating differentially and all timed to a jittery clock source. This is not a simple incremental improvement in existing technology; rather it is a paradigm shift in device interfaces. This paper reviews the background, illustrates why this interface is a test challenge, and explores solutions.\",\"PeriodicalId\":106415,\"journal\":{\"name\":\"IEEE/CPMT/SEMI 28th International Electronics Manufacturing Technology Symposium, 2003. IEMT 2003.\",\"volume\":\"70 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2003-07-16\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"3\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"IEEE/CPMT/SEMI 28th International Electronics Manufacturing Technology Symposium, 2003. IEMT 2003.\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/IEMT.2003.1225940\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"IEEE/CPMT/SEMI 28th International Electronics Manufacturing Technology Symposium, 2003. IEMT 2003.","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/IEMT.2003.1225940","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Testing high-speed serial interface technology: is your test solution in synch?
High-speed serial interface technology provides orders of magnitude improvement in device-to-device data transfer rates. Some interfaces are based on the use of clock forwarding-also known as source synchronous timing. The test challenges associated with this new technology are significant. Bit cell widths are shrinking to well under 1 ns, operating differentially and all timed to a jittery clock source. This is not a simple incremental improvement in existing technology; rather it is a paradigm shift in device interfaces. This paper reviews the background, illustrates why this interface is a test challenge, and explores solutions.