{"title":"芯片模块翘曲的数字图像相关仿真与实验研究","authors":"Licheng Wang, Sheng Liu, Zhiwen Chen","doi":"10.1109/EPTC47984.2019.9026679","DOIUrl":null,"url":null,"abstract":"In this paper, warpage experiment was carried out on electronic module in heating process by the digital image correlation. As a widespread used measurement in recent years, digital image correlation technology was used in the electronic packaging for measuring warpage and its strain. DIC includes two key steps: camera calibration and image matching. The camera calibration involves a pinhole model approach. It employs feature-matching-based initial guess, multiple subsets, iterative optimization algorithm, and reliability-guided computation path to achieve fast and accurate image matching. Image matching process was calculated by software Vic-3D. Simulation have been conducted to verify the experimental results by Abaqus. By comparing the results of experiment and simulation, the measurement results for chip's warpage are correct.","PeriodicalId":244618,"journal":{"name":"2019 IEEE 21st Electronics Packaging Technology Conference (EPTC)","volume":"1 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2019-12-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Simulation and experimental study on chip module warpage by digital image correlation\",\"authors\":\"Licheng Wang, Sheng Liu, Zhiwen Chen\",\"doi\":\"10.1109/EPTC47984.2019.9026679\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"In this paper, warpage experiment was carried out on electronic module in heating process by the digital image correlation. As a widespread used measurement in recent years, digital image correlation technology was used in the electronic packaging for measuring warpage and its strain. DIC includes two key steps: camera calibration and image matching. The camera calibration involves a pinhole model approach. It employs feature-matching-based initial guess, multiple subsets, iterative optimization algorithm, and reliability-guided computation path to achieve fast and accurate image matching. Image matching process was calculated by software Vic-3D. Simulation have been conducted to verify the experimental results by Abaqus. By comparing the results of experiment and simulation, the measurement results for chip's warpage are correct.\",\"PeriodicalId\":244618,\"journal\":{\"name\":\"2019 IEEE 21st Electronics Packaging Technology Conference (EPTC)\",\"volume\":\"1 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2019-12-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2019 IEEE 21st Electronics Packaging Technology Conference (EPTC)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/EPTC47984.2019.9026679\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2019 IEEE 21st Electronics Packaging Technology Conference (EPTC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/EPTC47984.2019.9026679","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Simulation and experimental study on chip module warpage by digital image correlation
In this paper, warpage experiment was carried out on electronic module in heating process by the digital image correlation. As a widespread used measurement in recent years, digital image correlation technology was used in the electronic packaging for measuring warpage and its strain. DIC includes two key steps: camera calibration and image matching. The camera calibration involves a pinhole model approach. It employs feature-matching-based initial guess, multiple subsets, iterative optimization algorithm, and reliability-guided computation path to achieve fast and accurate image matching. Image matching process was calculated by software Vic-3D. Simulation have been conducted to verify the experimental results by Abaqus. By comparing the results of experiment and simulation, the measurement results for chip's warpage are correct.