芯片级封装上跌落试验可靠性的三维有限元模拟:重点关注组件架构和材料

S. Belhenini, A. Bouchou, F. Dosseul, A. Tougui
{"title":"芯片级封装上跌落试验可靠性的三维有限元模拟:重点关注组件架构和材料","authors":"S. Belhenini, A. Bouchou, F. Dosseul, A. Tougui","doi":"10.1109/ESIME.2012.6191717","DOIUrl":null,"url":null,"abstract":"Chip Scale Package (CSP) fulfills the demand for small, light and portable handheld electronic devices and is one of the most advanced packaging concepts. Reliability of this package becomes more critical since their solder joins endure harsh mechanical loads such as drop impact during transportation or operations. Cracking of solder interconnections is often caused by excessive bending of circuit board subject to input acceleration created from dropping handled electronic products. It is known that the dynamic strains and stress states of solder bumps directly affect their reliability during drop impact. In this paper, 3-D finite-elements calculations have been carried out to analyze the effects of chip thickness, Through-Silicon-Vias TSV dimensions and material properties on a new 3D chip scale package (CSP) behavior during an impact. TSVs distribution effect is discussed, two cases have been modeled : bumps located on TSVs and bumps located with an offset in regards with TSV s position. The behavior under shock loading conditions has been analyzed to determine the stress and strain concentration areas. These numerical results will be exploited in fatigue prediction law. Numerical results show that the maximum plastic strain in the bump decreases with the chip thickness. For 0.1 mm Silicon thickness, stress and strain localization and amplitude depend on the TSVs distributions. Bumps on TSVs configuration leads to stress concentration areas around and between VIAs. In the second configuration stress concentration areas are minimized. A comparison between Copper and PolySilicon VIAs shows that the second material gives better results in terms of plastic deformation. In all configurations, the critical position is localized, as expected, at the corner bump.","PeriodicalId":319207,"journal":{"name":"2012 13th International Thermal, Mechanical and Multi-Physics Simulation and Experiments in Microelectronics and Microsystems","volume":"53 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2012-04-16","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":"{\"title\":\"3-D finite elements simulation of drop test reliability on a Chip Scale Package: Focus on the component architecture and materials\",\"authors\":\"S. Belhenini, A. Bouchou, F. Dosseul, A. Tougui\",\"doi\":\"10.1109/ESIME.2012.6191717\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Chip Scale Package (CSP) fulfills the demand for small, light and portable handheld electronic devices and is one of the most advanced packaging concepts. Reliability of this package becomes more critical since their solder joins endure harsh mechanical loads such as drop impact during transportation or operations. Cracking of solder interconnections is often caused by excessive bending of circuit board subject to input acceleration created from dropping handled electronic products. It is known that the dynamic strains and stress states of solder bumps directly affect their reliability during drop impact. In this paper, 3-D finite-elements calculations have been carried out to analyze the effects of chip thickness, Through-Silicon-Vias TSV dimensions and material properties on a new 3D chip scale package (CSP) behavior during an impact. TSVs distribution effect is discussed, two cases have been modeled : bumps located on TSVs and bumps located with an offset in regards with TSV s position. The behavior under shock loading conditions has been analyzed to determine the stress and strain concentration areas. These numerical results will be exploited in fatigue prediction law. Numerical results show that the maximum plastic strain in the bump decreases with the chip thickness. For 0.1 mm Silicon thickness, stress and strain localization and amplitude depend on the TSVs distributions. Bumps on TSVs configuration leads to stress concentration areas around and between VIAs. In the second configuration stress concentration areas are minimized. A comparison between Copper and PolySilicon VIAs shows that the second material gives better results in terms of plastic deformation. In all configurations, the critical position is localized, as expected, at the corner bump.\",\"PeriodicalId\":319207,\"journal\":{\"name\":\"2012 13th International Thermal, Mechanical and Multi-Physics Simulation and Experiments in Microelectronics and Microsystems\",\"volume\":\"53 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2012-04-16\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"2\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2012 13th International Thermal, Mechanical and Multi-Physics Simulation and Experiments in Microelectronics and Microsystems\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ESIME.2012.6191717\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2012 13th International Thermal, Mechanical and Multi-Physics Simulation and Experiments in Microelectronics and Microsystems","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ESIME.2012.6191717","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2

摘要

芯片级封装(CSP)满足了对小、轻、便携手持电子设备的需求,是最先进的封装概念之一。这种封装的可靠性变得更加关键,因为它们的焊点在运输或操作过程中承受恶劣的机械载荷,如跌落冲击。焊料互连的开裂通常是由于电路板受到跌落处理的电子产品所产生的输入加速度的过度弯曲造成的。在跌落冲击过程中,焊点的动态应变和应力状态直接影响焊点的可靠性。本文通过三维有限元计算分析了芯片厚度、通硅孔TSV尺寸和材料性能对新型三维芯片规模封装(CSP)在冲击过程中的行为的影响。讨论了TSV分布效应,建立了两种情况的模型:位于TSV上的凸起和位于与TSV位置相关的偏移的凸起。分析了在冲击载荷条件下的性能,确定了应力和应变集中区域。这些数值结果将用于疲劳预测。数值结果表明,随着切屑厚度的增加,凸点处的最大塑性应变减小。对于0.1 mm硅厚度,应力应变局部化和振幅取决于tsv分布。tsv结构上的凸起导致了过孔周围和过孔之间的应力集中区域。在第二种结构中,应力集中区域被最小化。铜和多晶硅过孔的比较表明,第二种材料在塑性变形方面具有更好的效果。在所有配置中,关键位置都像预期的那样定位在拐角凸起处。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
3-D finite elements simulation of drop test reliability on a Chip Scale Package: Focus on the component architecture and materials
Chip Scale Package (CSP) fulfills the demand for small, light and portable handheld electronic devices and is one of the most advanced packaging concepts. Reliability of this package becomes more critical since their solder joins endure harsh mechanical loads such as drop impact during transportation or operations. Cracking of solder interconnections is often caused by excessive bending of circuit board subject to input acceleration created from dropping handled electronic products. It is known that the dynamic strains and stress states of solder bumps directly affect their reliability during drop impact. In this paper, 3-D finite-elements calculations have been carried out to analyze the effects of chip thickness, Through-Silicon-Vias TSV dimensions and material properties on a new 3D chip scale package (CSP) behavior during an impact. TSVs distribution effect is discussed, two cases have been modeled : bumps located on TSVs and bumps located with an offset in regards with TSV s position. The behavior under shock loading conditions has been analyzed to determine the stress and strain concentration areas. These numerical results will be exploited in fatigue prediction law. Numerical results show that the maximum plastic strain in the bump decreases with the chip thickness. For 0.1 mm Silicon thickness, stress and strain localization and amplitude depend on the TSVs distributions. Bumps on TSVs configuration leads to stress concentration areas around and between VIAs. In the second configuration stress concentration areas are minimized. A comparison between Copper and PolySilicon VIAs shows that the second material gives better results in terms of plastic deformation. In all configurations, the critical position is localized, as expected, at the corner bump.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信