{"title":"金属线和通过电迁移改进与晶圆级测试","authors":"N. H. Seng, Ecole Hei, R. Tan","doi":"10.1109/IEMT.2010.5746673","DOIUrl":null,"url":null,"abstract":"In semiconductor, the reliability of interconnects is assessed through electromigration (EM) on specially-designed metal line and via test structures. There are different types of test structures and methodologies for qualification and process monitoring purposes. Packaged level constant current EM (PLR EM) test is a widely accepted method for technology qualification. Wafer level accelerated tests such as Standard Wafer Electromigration Accelerated Test (SWEAT) and Isothermal method (ISOT) are also used to assess the metallization system. However, these methods are normally limited to monitoring and tool comparison when process is stable with enormous baseline data. This paper demonstrates the use of SWEAT and ISOT for process improvement. During technology developments, bimodal behavior of EM lifetime distribution was observed for via test structures. In order to optimize the time spent for testing and cost as well as to solve the PLR EM limited test capacity constraint, the SWEAT and ISOT tests were selected to identify the areas of improvement. These methods have successfully shortened the problem solving process and reduced the expensive long PLR EM test. The EM lifetime has been improved by changing the barrier metal and via glue processes.","PeriodicalId":133127,"journal":{"name":"2010 34th IEEE/CPMT International Electronic Manufacturing Technology Symposium (IEMT)","volume":"9 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2010-11-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Metal line and via electromigration improvement with wafer level tests\",\"authors\":\"N. H. Seng, Ecole Hei, R. Tan\",\"doi\":\"10.1109/IEMT.2010.5746673\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"In semiconductor, the reliability of interconnects is assessed through electromigration (EM) on specially-designed metal line and via test structures. There are different types of test structures and methodologies for qualification and process monitoring purposes. Packaged level constant current EM (PLR EM) test is a widely accepted method for technology qualification. Wafer level accelerated tests such as Standard Wafer Electromigration Accelerated Test (SWEAT) and Isothermal method (ISOT) are also used to assess the metallization system. However, these methods are normally limited to monitoring and tool comparison when process is stable with enormous baseline data. This paper demonstrates the use of SWEAT and ISOT for process improvement. During technology developments, bimodal behavior of EM lifetime distribution was observed for via test structures. In order to optimize the time spent for testing and cost as well as to solve the PLR EM limited test capacity constraint, the SWEAT and ISOT tests were selected to identify the areas of improvement. These methods have successfully shortened the problem solving process and reduced the expensive long PLR EM test. The EM lifetime has been improved by changing the barrier metal and via glue processes.\",\"PeriodicalId\":133127,\"journal\":{\"name\":\"2010 34th IEEE/CPMT International Electronic Manufacturing Technology Symposium (IEMT)\",\"volume\":\"9 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2010-11-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2010 34th IEEE/CPMT International Electronic Manufacturing Technology Symposium (IEMT)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/IEMT.2010.5746673\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2010 34th IEEE/CPMT International Electronic Manufacturing Technology Symposium (IEMT)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/IEMT.2010.5746673","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Metal line and via electromigration improvement with wafer level tests
In semiconductor, the reliability of interconnects is assessed through electromigration (EM) on specially-designed metal line and via test structures. There are different types of test structures and methodologies for qualification and process monitoring purposes. Packaged level constant current EM (PLR EM) test is a widely accepted method for technology qualification. Wafer level accelerated tests such as Standard Wafer Electromigration Accelerated Test (SWEAT) and Isothermal method (ISOT) are also used to assess the metallization system. However, these methods are normally limited to monitoring and tool comparison when process is stable with enormous baseline data. This paper demonstrates the use of SWEAT and ISOT for process improvement. During technology developments, bimodal behavior of EM lifetime distribution was observed for via test structures. In order to optimize the time spent for testing and cost as well as to solve the PLR EM limited test capacity constraint, the SWEAT and ISOT tests were selected to identify the areas of improvement. These methods have successfully shortened the problem solving process and reduced the expensive long PLR EM test. The EM lifetime has been improved by changing the barrier metal and via glue processes.