一种由栅极电流引起的新型mosfet失态退化

K. Yoshikawa, N. Arai, S. Mori, Y. Kaneko, Y. Ohshima, K. Narita, H. Araki
{"title":"一种由栅极电流引起的新型mosfet失态退化","authors":"K. Yoshikawa, N. Arai, S. Mori, Y. Kaneko, Y. Ohshima, K. Narita, H. Araki","doi":"10.1109/VLSIT.1990.111014","DOIUrl":null,"url":null,"abstract":"A PMOSFET degradation phenomenon induced by gate current in the off-state condition was studied experimentally for single-drain and lightly-doped-drain (LDD) structures. It is found that scaling down the gate length causes the gate bias condition where the fastest degradation is observed to shift from a condition of maximum gate current to one of zero gate voltage. This indicates a new constraint for scaling PMOSFETs. The hot-electron induced punchthrough (HEIP) effect has been considered one of the serious constraints for utilizing the single-drain structure, as well as for high-voltage applications. Effective channel length can be reduced significantly by HEIP effects in the on-state condition, but once the off-state drain leakage current increases, the off-state stress becomes more severe than the on-state HEIP effect","PeriodicalId":441541,"journal":{"name":"Digest of Technical Papers.1990 Symposium on VLSI Technology","volume":"8 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1990-06-04","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":"{\"title\":\"A new MOSFETs degradation induced by gate current in off-state condition\",\"authors\":\"K. Yoshikawa, N. Arai, S. Mori, Y. Kaneko, Y. Ohshima, K. Narita, H. Araki\",\"doi\":\"10.1109/VLSIT.1990.111014\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"A PMOSFET degradation phenomenon induced by gate current in the off-state condition was studied experimentally for single-drain and lightly-doped-drain (LDD) structures. It is found that scaling down the gate length causes the gate bias condition where the fastest degradation is observed to shift from a condition of maximum gate current to one of zero gate voltage. This indicates a new constraint for scaling PMOSFETs. The hot-electron induced punchthrough (HEIP) effect has been considered one of the serious constraints for utilizing the single-drain structure, as well as for high-voltage applications. Effective channel length can be reduced significantly by HEIP effects in the on-state condition, but once the off-state drain leakage current increases, the off-state stress becomes more severe than the on-state HEIP effect\",\"PeriodicalId\":441541,\"journal\":{\"name\":\"Digest of Technical Papers.1990 Symposium on VLSI Technology\",\"volume\":\"8 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"1990-06-04\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"1\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Digest of Technical Papers.1990 Symposium on VLSI Technology\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/VLSIT.1990.111014\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Digest of Technical Papers.1990 Symposium on VLSI Technology","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/VLSIT.1990.111014","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

摘要

实验研究了单漏极和轻掺漏极(LDD)结构中栅极电流引起的PMOSFET在非稳态状态下的退化现象。研究发现,减小栅极长度会导致栅极偏置条件,其中观察到的最快退化是从最大栅极电流的条件转变为零栅极电压的条件。这表明了pmosfet缩放的新约束。热电子诱导穿孔(HEIP)效应一直被认为是限制单漏极结构和高压应用的重要因素之一。在导通状态下,HEIP效应可以显著减小有效通道长度,但当离态漏极漏电流增大时,离态应力比导通状态下的HEIP效应更严重
本文章由计算机程序翻译,如有差异,请以英文原文为准。
A new MOSFETs degradation induced by gate current in off-state condition
A PMOSFET degradation phenomenon induced by gate current in the off-state condition was studied experimentally for single-drain and lightly-doped-drain (LDD) structures. It is found that scaling down the gate length causes the gate bias condition where the fastest degradation is observed to shift from a condition of maximum gate current to one of zero gate voltage. This indicates a new constraint for scaling PMOSFETs. The hot-electron induced punchthrough (HEIP) effect has been considered one of the serious constraints for utilizing the single-drain structure, as well as for high-voltage applications. Effective channel length can be reduced significantly by HEIP effects in the on-state condition, but once the off-state drain leakage current increases, the off-state stress becomes more severe than the on-state HEIP effect
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信