PCI Express Gen6.0链路均衡的多级CTLE设计与优化

Karla G. López-Araiza, F. Rangel-Patiño, Jorge E. Ascencio-Blancarte, Edgar-Andrei Vega-Ochoa, J. Rayas-Sánchez, O. Longoria-Gandara
{"title":"PCI Express Gen6.0链路均衡的多级CTLE设计与优化","authors":"Karla G. López-Araiza, F. Rangel-Patiño, Jorge E. Ascencio-Blancarte, Edgar-Andrei Vega-Ochoa, J. Rayas-Sánchez, O. Longoria-Gandara","doi":"10.1109/LAEDC58183.2023.10209113","DOIUrl":null,"url":null,"abstract":"The continuously increasing bandwidth demand from new applications has led to the development of the new peripheral component interconnect express (PCIe) Gen6, reaching data rates of 64 giga-transfers per second (GT/s) and adopting the pulse amplitude modulation 4-level (PAM4) signaling scheme. While PAM4 solves the bandwidth requirements, it brings new challenges for the physical channel design. PAM4 is more susceptible to errors due to various noise sources caused by reduced voltage (and timing) ranges, yielding a higher bit error rate (BER). It also introduces new challenges in slicers, transition jitter, and equalizers, making of equalization (EQ) a critical process for PAM4 signaling. In this paper, we propose a multistage continuous-time linear equalizer (CTLE) with high-band, mid-band, and low-band frequency boost stages to deal with highly lossy channels. Given the complexity of EQ of multi-level signals, optimization techniques are used, including an efficient optimization of the transmitter finite impulse response (FIR) filter and the receiver CTLE tuning.","PeriodicalId":151042,"journal":{"name":"2023 IEEE Latin American Electron Devices Conference (LAEDC)","volume":"7 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2023-07-03","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"A Multi-Stage CTLE Design and Optimization for PCI Express Gen6.0 Link Equalization\",\"authors\":\"Karla G. López-Araiza, F. Rangel-Patiño, Jorge E. Ascencio-Blancarte, Edgar-Andrei Vega-Ochoa, J. Rayas-Sánchez, O. Longoria-Gandara\",\"doi\":\"10.1109/LAEDC58183.2023.10209113\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"The continuously increasing bandwidth demand from new applications has led to the development of the new peripheral component interconnect express (PCIe) Gen6, reaching data rates of 64 giga-transfers per second (GT/s) and adopting the pulse amplitude modulation 4-level (PAM4) signaling scheme. While PAM4 solves the bandwidth requirements, it brings new challenges for the physical channel design. PAM4 is more susceptible to errors due to various noise sources caused by reduced voltage (and timing) ranges, yielding a higher bit error rate (BER). It also introduces new challenges in slicers, transition jitter, and equalizers, making of equalization (EQ) a critical process for PAM4 signaling. In this paper, we propose a multistage continuous-time linear equalizer (CTLE) with high-band, mid-band, and low-band frequency boost stages to deal with highly lossy channels. Given the complexity of EQ of multi-level signals, optimization techniques are used, including an efficient optimization of the transmitter finite impulse response (FIR) filter and the receiver CTLE tuning.\",\"PeriodicalId\":151042,\"journal\":{\"name\":\"2023 IEEE Latin American Electron Devices Conference (LAEDC)\",\"volume\":\"7 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2023-07-03\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2023 IEEE Latin American Electron Devices Conference (LAEDC)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/LAEDC58183.2023.10209113\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2023 IEEE Latin American Electron Devices Conference (LAEDC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/LAEDC58183.2023.10209113","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

摘要

新应用对带宽的需求不断增加,导致了新的外设组件互连(PCIe)第6代的发展,达到每秒64千兆传输(GT/s)的数据速率,并采用脉冲幅度调制4级(PAM4)信令方案。PAM4在解决带宽需求的同时,也给物理信道设计带来了新的挑战。由于电压(和时序)范围降低,PAM4更容易受到各种噪声源的影响,从而产生更高的误码率(BER)。它还引入了切片器,过渡抖动和均衡器的新挑战,使均衡器(EQ)成为PAM4信令的关键过程。在本文中,我们提出了一种多级连续时间线性均衡器(CTLE),具有高频段,中频段和低频段频率升压级,以处理高损耗信道。考虑到多电平信号EQ的复杂性,采用了优化技术,包括发射机有限脉冲响应(FIR)滤波器的有效优化和接收机CTLE调谐。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
A Multi-Stage CTLE Design and Optimization for PCI Express Gen6.0 Link Equalization
The continuously increasing bandwidth demand from new applications has led to the development of the new peripheral component interconnect express (PCIe) Gen6, reaching data rates of 64 giga-transfers per second (GT/s) and adopting the pulse amplitude modulation 4-level (PAM4) signaling scheme. While PAM4 solves the bandwidth requirements, it brings new challenges for the physical channel design. PAM4 is more susceptible to errors due to various noise sources caused by reduced voltage (and timing) ranges, yielding a higher bit error rate (BER). It also introduces new challenges in slicers, transition jitter, and equalizers, making of equalization (EQ) a critical process for PAM4 signaling. In this paper, we propose a multistage continuous-time linear equalizer (CTLE) with high-band, mid-band, and low-band frequency boost stages to deal with highly lossy channels. Given the complexity of EQ of multi-level signals, optimization techniques are used, including an efficient optimization of the transmitter finite impulse response (FIR) filter and the receiver CTLE tuning.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信