{"title":"解决倒装QFN封装中的关键制造挑战","authors":"James Raymond Baello, Jason B. Colte, R. Quiazon","doi":"10.1109/ICEP.2016.7486846","DOIUrl":null,"url":null,"abstract":"FC (Flip Chip) QFN package integrates a flip chip interconnect in a QFN (Quad Flat No-leads) body and combines the electrical efficiency of the flip chip interconnect and thermal efficiency of the QFN package. Other advantages include shorter assembly cycle time vs wirebonded QFN and small chip-to-pkg ratio closest to WCSP in terms of package footprint. The versatility of the flip chip QFN package opens new markets with applications on power management and DC-to-DC converters. Although advantageous as a package, the interconnect and package combination introduces several challenges due to its unique design features. This paper enumerates the manufacturing challenges of flip chip QFN associated with its unique package construction features and their possible solutions to the challenges by selecting the correct materials, defining design rules and performing process optimizations.","PeriodicalId":343912,"journal":{"name":"2016 International Conference on Electronics Packaging (ICEP)","volume":"5 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2016-04-20","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Resolving key manufacturing challenges in Flip Chip QFN package\",\"authors\":\"James Raymond Baello, Jason B. Colte, R. Quiazon\",\"doi\":\"10.1109/ICEP.2016.7486846\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"FC (Flip Chip) QFN package integrates a flip chip interconnect in a QFN (Quad Flat No-leads) body and combines the electrical efficiency of the flip chip interconnect and thermal efficiency of the QFN package. Other advantages include shorter assembly cycle time vs wirebonded QFN and small chip-to-pkg ratio closest to WCSP in terms of package footprint. The versatility of the flip chip QFN package opens new markets with applications on power management and DC-to-DC converters. Although advantageous as a package, the interconnect and package combination introduces several challenges due to its unique design features. This paper enumerates the manufacturing challenges of flip chip QFN associated with its unique package construction features and their possible solutions to the challenges by selecting the correct materials, defining design rules and performing process optimizations.\",\"PeriodicalId\":343912,\"journal\":{\"name\":\"2016 International Conference on Electronics Packaging (ICEP)\",\"volume\":\"5 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2016-04-20\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2016 International Conference on Electronics Packaging (ICEP)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICEP.2016.7486846\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2016 International Conference on Electronics Packaging (ICEP)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICEP.2016.7486846","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Resolving key manufacturing challenges in Flip Chip QFN package
FC (Flip Chip) QFN package integrates a flip chip interconnect in a QFN (Quad Flat No-leads) body and combines the electrical efficiency of the flip chip interconnect and thermal efficiency of the QFN package. Other advantages include shorter assembly cycle time vs wirebonded QFN and small chip-to-pkg ratio closest to WCSP in terms of package footprint. The versatility of the flip chip QFN package opens new markets with applications on power management and DC-to-DC converters. Although advantageous as a package, the interconnect and package combination introduces several challenges due to its unique design features. This paper enumerates the manufacturing challenges of flip chip QFN associated with its unique package construction features and their possible solutions to the challenges by selecting the correct materials, defining design rules and performing process optimizations.