采用全干蚀刻技术制造的0.25 μ m内侧壁辅助超自对准栅极异质结场效应管,用于低压控制lsi

H. Hida, M. Tokushima, M. Fukaishi, T. Maeda, Y. Ohno
{"title":"采用全干蚀刻技术制造的0.25 μ m内侧壁辅助超自对准栅极异质结场效应管,用于低压控制lsi","authors":"H. Hida, M. Tokushima, M. Fukaishi, T. Maeda, Y. Ohno","doi":"10.1109/IEDM.1992.307591","DOIUrl":null,"url":null,"abstract":"The first successful fabrication is reported for a high performance 0.25 mu m T-shaped gate pseudomorphic heterojunction FET without the conventional electron-beam lithography and wet etching technology, which often cause long turn-around times and poor reproducibility and controllability, resulting in big obstacles to producing GaAs LSIs. The novel device structure and fabrication process enables realizing very low power consumption GaAs VLSIs superior to even future Si LSIs, and have the following advantages. (i) 0.25 mu m gate formation by optical (stepper) lithography and anisotropic dry etching for SiO/sub 2/ sidewalls, and smaller gate formation by an increase in sidewall thickness. (ii) Stable refractory metal gate electrode with low stress and high reliability. (iii) Low resistance T-shaped gate electrode of refractory and low resistivity multilayer metals. (iv) Small R/sub s/ and R/sub d/ due to ohmic electrodes self-aligned to T-shaped gate electrode, leading to small current saturation voltage V/sub dss/, indispensable for low supply voltage controlled-LSIs. (v) Low damage dry etching of insulating films using low power magnetron ion etching. (vi) Formation of E/D-FETs with different V/sub T/ using selective dry etching of GaAs to AlGaAs. (vii) High reproducibility and uniformity due to all dry etching technology.<<ETX>>","PeriodicalId":287098,"journal":{"name":"1992 International Technical Digest on Electron Devices Meeting","volume":"1 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1900-01-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"7","resultStr":"{\"title\":\"A 0.25 mu m inner sidewall-assisted super self-aligned gate heterojunction FET fabricated using all dry-etching technology for low voltage controlled LSIs\",\"authors\":\"H. Hida, M. Tokushima, M. Fukaishi, T. Maeda, Y. Ohno\",\"doi\":\"10.1109/IEDM.1992.307591\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"The first successful fabrication is reported for a high performance 0.25 mu m T-shaped gate pseudomorphic heterojunction FET without the conventional electron-beam lithography and wet etching technology, which often cause long turn-around times and poor reproducibility and controllability, resulting in big obstacles to producing GaAs LSIs. The novel device structure and fabrication process enables realizing very low power consumption GaAs VLSIs superior to even future Si LSIs, and have the following advantages. (i) 0.25 mu m gate formation by optical (stepper) lithography and anisotropic dry etching for SiO/sub 2/ sidewalls, and smaller gate formation by an increase in sidewall thickness. (ii) Stable refractory metal gate electrode with low stress and high reliability. (iii) Low resistance T-shaped gate electrode of refractory and low resistivity multilayer metals. (iv) Small R/sub s/ and R/sub d/ due to ohmic electrodes self-aligned to T-shaped gate electrode, leading to small current saturation voltage V/sub dss/, indispensable for low supply voltage controlled-LSIs. (v) Low damage dry etching of insulating films using low power magnetron ion etching. (vi) Formation of E/D-FETs with different V/sub T/ using selective dry etching of GaAs to AlGaAs. (vii) High reproducibility and uniformity due to all dry etching technology.<<ETX>>\",\"PeriodicalId\":287098,\"journal\":{\"name\":\"1992 International Technical Digest on Electron Devices Meeting\",\"volume\":\"1 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"1900-01-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"7\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"1992 International Technical Digest on Electron Devices Meeting\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/IEDM.1992.307591\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"1992 International Technical Digest on Electron Devices Meeting","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/IEDM.1992.307591","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 7

摘要

据报道,首次成功制造了高性能的0.25 μ m t形栅极伪晶异质结场效应管,而无需传统的电子束光刻和湿法蚀刻技术,这些技术通常会导致较长的周转期和较差的再现性和可控性,从而导致生产GaAs lsi的很大障碍。新颖的器件结构和制造工艺可以实现比未来的Si lsi更低功耗的GaAs vlsi,并具有以下优点。(i)通过光学(步进)光刻和各向异性干蚀刻技术形成0.25 μ m的SiO/sub /侧壁栅极,并通过增加侧壁厚度形成较小的栅极。(2)稳定的难熔金属栅电极,应力小,可靠性高。(三)难熔低电阻多层金属低阻t形栅电极。(iv)由于欧姆电极自对t形栅电极,R/sub /s /和R/sub / d/小,电流饱和电压V/sub / dss/小,是低电源电压控制lsi必不可少的。(5)采用低功率磁控管离子蚀刻对绝缘膜进行低损伤干式蚀刻。(vi)利用选择性干蚀刻GaAs到AlGaAs,形成具有不同V/sub T/的E/ d - fet。(vii)由于采用全干式蚀刻技术,重现性和均匀性高。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
A 0.25 mu m inner sidewall-assisted super self-aligned gate heterojunction FET fabricated using all dry-etching technology for low voltage controlled LSIs
The first successful fabrication is reported for a high performance 0.25 mu m T-shaped gate pseudomorphic heterojunction FET without the conventional electron-beam lithography and wet etching technology, which often cause long turn-around times and poor reproducibility and controllability, resulting in big obstacles to producing GaAs LSIs. The novel device structure and fabrication process enables realizing very low power consumption GaAs VLSIs superior to even future Si LSIs, and have the following advantages. (i) 0.25 mu m gate formation by optical (stepper) lithography and anisotropic dry etching for SiO/sub 2/ sidewalls, and smaller gate formation by an increase in sidewall thickness. (ii) Stable refractory metal gate electrode with low stress and high reliability. (iii) Low resistance T-shaped gate electrode of refractory and low resistivity multilayer metals. (iv) Small R/sub s/ and R/sub d/ due to ohmic electrodes self-aligned to T-shaped gate electrode, leading to small current saturation voltage V/sub dss/, indispensable for low supply voltage controlled-LSIs. (v) Low damage dry etching of insulating films using low power magnetron ion etching. (vi) Formation of E/D-FETs with different V/sub T/ using selective dry etching of GaAs to AlGaAs. (vii) High reproducibility and uniformity due to all dry etching technology.<>
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信