{"title":"芯片电源完整性闭合中封装问题的检测技术","authors":"Mahendrasing Patil, Wilson Leung, W. Liew","doi":"10.1109/EPEPS.2016.7835422","DOIUrl":null,"url":null,"abstract":"Ever increasing need for better performance, die size reduction to aid cost saving and achieving schedule targets has challenged chip designers in multiple spaces. One such very important area is delivering required voltage to on die circuits through robust power grid. Designers have to make some tradeoffs to meet design requirements amid different constraints. Some of these tradeoffs if not well assessed can cause design failures. Through this write-up, we present assessment scheme which can bring out package power plane weaknesses by doing chip-package power delivery network (PDN) analysis.","PeriodicalId":241629,"journal":{"name":"2016 IEEE 25th Conference on Electrical Performance Of Electronic Packaging And Systems (EPEPS)","volume":"73 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2016-10-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"3","resultStr":"{\"title\":\"Techniques for detection of package issues in chip power integrity closure\",\"authors\":\"Mahendrasing Patil, Wilson Leung, W. Liew\",\"doi\":\"10.1109/EPEPS.2016.7835422\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Ever increasing need for better performance, die size reduction to aid cost saving and achieving schedule targets has challenged chip designers in multiple spaces. One such very important area is delivering required voltage to on die circuits through robust power grid. Designers have to make some tradeoffs to meet design requirements amid different constraints. Some of these tradeoffs if not well assessed can cause design failures. Through this write-up, we present assessment scheme which can bring out package power plane weaknesses by doing chip-package power delivery network (PDN) analysis.\",\"PeriodicalId\":241629,\"journal\":{\"name\":\"2016 IEEE 25th Conference on Electrical Performance Of Electronic Packaging And Systems (EPEPS)\",\"volume\":\"73 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2016-10-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"3\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2016 IEEE 25th Conference on Electrical Performance Of Electronic Packaging And Systems (EPEPS)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/EPEPS.2016.7835422\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2016 IEEE 25th Conference on Electrical Performance Of Electronic Packaging And Systems (EPEPS)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/EPEPS.2016.7835422","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Techniques for detection of package issues in chip power integrity closure
Ever increasing need for better performance, die size reduction to aid cost saving and achieving schedule targets has challenged chip designers in multiple spaces. One such very important area is delivering required voltage to on die circuits through robust power grid. Designers have to make some tradeoffs to meet design requirements amid different constraints. Some of these tradeoffs if not well assessed can cause design failures. Through this write-up, we present assessment scheme which can bring out package power plane weaknesses by doing chip-package power delivery network (PDN) analysis.