{"title":"双面双片堆叠封装结构设计及可靠性评估","authors":"Yen-Fu Su, Chun-Te Lin, T. Kuo, K. Chiang","doi":"10.1109/EUROSIME.2014.6813809","DOIUrl":null,"url":null,"abstract":"Recently, consumer electronics demand has been geared towards lightweight, high efficiency, and small form factor devices. These characteristics can be accomplished by using three-dimensional (3D) integrated circuit (IC) technology. This study proposes a double-chip stacking structure in an embedded fan-out wafer level packaging (WLP) with double-sided interconnections. Regarding to the proposed structure, the finite element (FE) model is established to investigate the actual thermo-mechanical behavior during thermal cycling loading. The suitable geometry design of buffer layer and carrier can enhance the reliability of solder joint. The application of soft filler and passivation materials can increase the predicted fatigue life to more than 2,500 cycles. However, the high coefficient of thermal expansion (CTE) of soft filler material will induce significant deformation and excessive strain on the trace layer. Based on the above simulation methodology and life prediction model, the development of the proposed structure can be optimized within a feasible time. This effective methodology is necessary in the electronic packaging industry to reduce time-to-market and fabrication cost when a new packaging structure is being developed.","PeriodicalId":359430,"journal":{"name":"2014 15th International Conference on Thermal, Mechanical and Mulit-Physics Simulation and Experiments in Microelectronics and Microsystems (EuroSimE)","volume":"95 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2014-04-07","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":"{\"title\":\"Structure design and reliability assessment of double-sided with double-chip stacking packaging\",\"authors\":\"Yen-Fu Su, Chun-Te Lin, T. Kuo, K. Chiang\",\"doi\":\"10.1109/EUROSIME.2014.6813809\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Recently, consumer electronics demand has been geared towards lightweight, high efficiency, and small form factor devices. These characteristics can be accomplished by using three-dimensional (3D) integrated circuit (IC) technology. This study proposes a double-chip stacking structure in an embedded fan-out wafer level packaging (WLP) with double-sided interconnections. Regarding to the proposed structure, the finite element (FE) model is established to investigate the actual thermo-mechanical behavior during thermal cycling loading. The suitable geometry design of buffer layer and carrier can enhance the reliability of solder joint. The application of soft filler and passivation materials can increase the predicted fatigue life to more than 2,500 cycles. However, the high coefficient of thermal expansion (CTE) of soft filler material will induce significant deformation and excessive strain on the trace layer. Based on the above simulation methodology and life prediction model, the development of the proposed structure can be optimized within a feasible time. This effective methodology is necessary in the electronic packaging industry to reduce time-to-market and fabrication cost when a new packaging structure is being developed.\",\"PeriodicalId\":359430,\"journal\":{\"name\":\"2014 15th International Conference on Thermal, Mechanical and Mulit-Physics Simulation and Experiments in Microelectronics and Microsystems (EuroSimE)\",\"volume\":\"95 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2014-04-07\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"1\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2014 15th International Conference on Thermal, Mechanical and Mulit-Physics Simulation and Experiments in Microelectronics and Microsystems (EuroSimE)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/EUROSIME.2014.6813809\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2014 15th International Conference on Thermal, Mechanical and Mulit-Physics Simulation and Experiments in Microelectronics and Microsystems (EuroSimE)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/EUROSIME.2014.6813809","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Structure design and reliability assessment of double-sided with double-chip stacking packaging
Recently, consumer electronics demand has been geared towards lightweight, high efficiency, and small form factor devices. These characteristics can be accomplished by using three-dimensional (3D) integrated circuit (IC) technology. This study proposes a double-chip stacking structure in an embedded fan-out wafer level packaging (WLP) with double-sided interconnections. Regarding to the proposed structure, the finite element (FE) model is established to investigate the actual thermo-mechanical behavior during thermal cycling loading. The suitable geometry design of buffer layer and carrier can enhance the reliability of solder joint. The application of soft filler and passivation materials can increase the predicted fatigue life to more than 2,500 cycles. However, the high coefficient of thermal expansion (CTE) of soft filler material will induce significant deformation and excessive strain on the trace layer. Based on the above simulation methodology and life prediction model, the development of the proposed structure can be optimized within a feasible time. This effective methodology is necessary in the electronic packaging industry to reduce time-to-market and fabrication cost when a new packaging structure is being developed.