双面双片堆叠封装结构设计及可靠性评估

Yen-Fu Su, Chun-Te Lin, T. Kuo, K. Chiang
{"title":"双面双片堆叠封装结构设计及可靠性评估","authors":"Yen-Fu Su, Chun-Te Lin, T. Kuo, K. Chiang","doi":"10.1109/EUROSIME.2014.6813809","DOIUrl":null,"url":null,"abstract":"Recently, consumer electronics demand has been geared towards lightweight, high efficiency, and small form factor devices. These characteristics can be accomplished by using three-dimensional (3D) integrated circuit (IC) technology. This study proposes a double-chip stacking structure in an embedded fan-out wafer level packaging (WLP) with double-sided interconnections. Regarding to the proposed structure, the finite element (FE) model is established to investigate the actual thermo-mechanical behavior during thermal cycling loading. The suitable geometry design of buffer layer and carrier can enhance the reliability of solder joint. The application of soft filler and passivation materials can increase the predicted fatigue life to more than 2,500 cycles. However, the high coefficient of thermal expansion (CTE) of soft filler material will induce significant deformation and excessive strain on the trace layer. Based on the above simulation methodology and life prediction model, the development of the proposed structure can be optimized within a feasible time. This effective methodology is necessary in the electronic packaging industry to reduce time-to-market and fabrication cost when a new packaging structure is being developed.","PeriodicalId":359430,"journal":{"name":"2014 15th International Conference on Thermal, Mechanical and Mulit-Physics Simulation and Experiments in Microelectronics and Microsystems (EuroSimE)","volume":"95 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2014-04-07","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":"{\"title\":\"Structure design and reliability assessment of double-sided with double-chip stacking packaging\",\"authors\":\"Yen-Fu Su, Chun-Te Lin, T. Kuo, K. Chiang\",\"doi\":\"10.1109/EUROSIME.2014.6813809\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Recently, consumer electronics demand has been geared towards lightweight, high efficiency, and small form factor devices. These characteristics can be accomplished by using three-dimensional (3D) integrated circuit (IC) technology. This study proposes a double-chip stacking structure in an embedded fan-out wafer level packaging (WLP) with double-sided interconnections. Regarding to the proposed structure, the finite element (FE) model is established to investigate the actual thermo-mechanical behavior during thermal cycling loading. The suitable geometry design of buffer layer and carrier can enhance the reliability of solder joint. The application of soft filler and passivation materials can increase the predicted fatigue life to more than 2,500 cycles. However, the high coefficient of thermal expansion (CTE) of soft filler material will induce significant deformation and excessive strain on the trace layer. Based on the above simulation methodology and life prediction model, the development of the proposed structure can be optimized within a feasible time. This effective methodology is necessary in the electronic packaging industry to reduce time-to-market and fabrication cost when a new packaging structure is being developed.\",\"PeriodicalId\":359430,\"journal\":{\"name\":\"2014 15th International Conference on Thermal, Mechanical and Mulit-Physics Simulation and Experiments in Microelectronics and Microsystems (EuroSimE)\",\"volume\":\"95 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2014-04-07\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"1\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2014 15th International Conference on Thermal, Mechanical and Mulit-Physics Simulation and Experiments in Microelectronics and Microsystems (EuroSimE)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/EUROSIME.2014.6813809\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2014 15th International Conference on Thermal, Mechanical and Mulit-Physics Simulation and Experiments in Microelectronics and Microsystems (EuroSimE)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/EUROSIME.2014.6813809","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

摘要

最近,消费电子产品的需求已经转向轻量化、高效率和小尺寸的设备。这些特性可以通过三维(3D)集成电路(IC)技术实现。本研究提出一种双晶片堆叠结构,用于双面互连的嵌入式扇出晶圆级封装(WLP)。针对所提出的结构,建立了有限元模型来研究其在热循环加载过程中的实际热力学行为。适当的缓冲层和载体几何设计可以提高焊点的可靠性。软填料和钝化材料的应用可将预测疲劳寿命提高到2500次以上。然而,软填充材料的高热膨胀系数(CTE)会在微量层上引起明显的变形和过大的应变。基于上述仿真方法和寿命预测模型,可以在可行的时间内对所提出结构的开发进行优化。这种有效的方法在电子封装行业是必要的,以减少上市时间和制造成本,当一个新的封装结构正在开发。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Structure design and reliability assessment of double-sided with double-chip stacking packaging
Recently, consumer electronics demand has been geared towards lightweight, high efficiency, and small form factor devices. These characteristics can be accomplished by using three-dimensional (3D) integrated circuit (IC) technology. This study proposes a double-chip stacking structure in an embedded fan-out wafer level packaging (WLP) with double-sided interconnections. Regarding to the proposed structure, the finite element (FE) model is established to investigate the actual thermo-mechanical behavior during thermal cycling loading. The suitable geometry design of buffer layer and carrier can enhance the reliability of solder joint. The application of soft filler and passivation materials can increase the predicted fatigue life to more than 2,500 cycles. However, the high coefficient of thermal expansion (CTE) of soft filler material will induce significant deformation and excessive strain on the trace layer. Based on the above simulation methodology and life prediction model, the development of the proposed structure can be optimized within a feasible time. This effective methodology is necessary in the electronic packaging industry to reduce time-to-market and fabrication cost when a new packaging structure is being developed.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信