{"title":"低复杂性灵活的硬件高效抽取选择器","authors":"V. Rakesh, K. G. Smitha, A. P. Vinod","doi":"10.1109/ISED.2011.18","DOIUrl":null,"url":null,"abstract":"Coefficient decimation (CD) is a computationally efficient reconfigurable finite impulse response (FIR) filter method. Reconfigurability is achieved by decimating the fixed coefficient modal (prototype) filter in-order to realize variable bandwidth responses. Reconfigurable decimation selector is a vital part of the CD architecture which allows the user to select different decimation factor of choice. In this paper, we propose a low complexity, efficient hardware architecture for reconfigurable decimation selector. The implementation results in Virtex IV-xc4vsx35-10ff668 FPGA shows that when compared to other decimation selector techniques available in literature, the proposed implementation technique saves up to 5.2% of area and 7.6% of power for a filter order of 101.","PeriodicalId":349073,"journal":{"name":"2011 International Symposium on Electronic System Design","volume":"14 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2011-12-19","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"4","resultStr":"{\"title\":\"Low Complexity Flexible Hardware Efficient Decimation Selector\",\"authors\":\"V. Rakesh, K. G. Smitha, A. P. Vinod\",\"doi\":\"10.1109/ISED.2011.18\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Coefficient decimation (CD) is a computationally efficient reconfigurable finite impulse response (FIR) filter method. Reconfigurability is achieved by decimating the fixed coefficient modal (prototype) filter in-order to realize variable bandwidth responses. Reconfigurable decimation selector is a vital part of the CD architecture which allows the user to select different decimation factor of choice. In this paper, we propose a low complexity, efficient hardware architecture for reconfigurable decimation selector. The implementation results in Virtex IV-xc4vsx35-10ff668 FPGA shows that when compared to other decimation selector techniques available in literature, the proposed implementation technique saves up to 5.2% of area and 7.6% of power for a filter order of 101.\",\"PeriodicalId\":349073,\"journal\":{\"name\":\"2011 International Symposium on Electronic System Design\",\"volume\":\"14 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2011-12-19\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"4\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2011 International Symposium on Electronic System Design\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ISED.2011.18\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2011 International Symposium on Electronic System Design","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ISED.2011.18","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 4
摘要
系数抽取是一种计算效率高、可重构的有限脉冲响应滤波方法。通过抽取固定系数模态(原型)滤波器来实现可重构性,从而实现可变带宽响应。可重构抽取选择器是CD体系结构的重要组成部分,它允许用户选择不同的抽取因子。本文提出了一种低复杂度、高效的可重构抽取选择器硬件结构。在Virtex v - xc4vs35 -10ff668 FPGA上的实现结果表明,与文献中可用的其他抽取选择器技术相比,所提出的实现技术在滤波器阶数为101的情况下节省了5.2%的面积和7.6%的功耗。
Coefficient decimation (CD) is a computationally efficient reconfigurable finite impulse response (FIR) filter method. Reconfigurability is achieved by decimating the fixed coefficient modal (prototype) filter in-order to realize variable bandwidth responses. Reconfigurable decimation selector is a vital part of the CD architecture which allows the user to select different decimation factor of choice. In this paper, we propose a low complexity, efficient hardware architecture for reconfigurable decimation selector. The implementation results in Virtex IV-xc4vsx35-10ff668 FPGA shows that when compared to other decimation selector techniques available in literature, the proposed implementation technique saves up to 5.2% of area and 7.6% of power for a filter order of 101.