在恶劣环境条件下的3D应用中模具对模具互连的制造和表征

C. Hartler, J. Siegert, F. Schrank, M. Schrems, Z. Hajdarevic, S. Bulacher
{"title":"在恶劣环境条件下的3D应用中模具对模具互连的制造和表征","authors":"C. Hartler, J. Siegert, F. Schrank, M. Schrems, Z. Hajdarevic, S. Bulacher","doi":"10.1109/EPTC.2016.7861546","DOIUrl":null,"url":null,"abstract":"Key end user applications, such as Internet of Things (IoT), automotive, mobile internet and wearable devices, require smaller, denser and more complex packages with increased performance, all at a low power usage. Innovative front end technologies enabling transistor downscaling towards 10 nm pave the way for small pitch components with an increased I/O count, thus leading to a packaging technology revolution from simple wire bond assembly over BGA/flip chip applications towards stacked 3D-structures with through silicon vias (TSVs), micro bumps and thin dies. 3D die to wafer (D2W) stacking therefore becomes an essential and cost effective option in order to further optimize the form factor. Moreover, by stacking components onto each other instead of placing them next to each other, performance increases can be obtained due to shorter signal paths and higher possible frequencies. The work described in this paper elaborates flip chip stacking processes in combination with TSV technology for More-than-Moore (MtM) heterogeneous 3D-Wafer-Level-Chip-Scale-Package (WLCSP) integration, targeting applications in harsh environments with high demands on product reliability. The major objective comprises the proof of manufacturability at competitive costs. In addition the devices were tested against harsh automotive conditions that are present near the alternator, featuring high temperatures up to 200 °C.","PeriodicalId":136525,"journal":{"name":"2016 IEEE 18th Electronics Packaging Technology Conference (EPTC)","volume":"29 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2016-11-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Manufacturing and characterization of die to die interconnections for 3D applications in harsh environmental conditions\",\"authors\":\"C. Hartler, J. Siegert, F. Schrank, M. Schrems, Z. Hajdarevic, S. Bulacher\",\"doi\":\"10.1109/EPTC.2016.7861546\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Key end user applications, such as Internet of Things (IoT), automotive, mobile internet and wearable devices, require smaller, denser and more complex packages with increased performance, all at a low power usage. Innovative front end technologies enabling transistor downscaling towards 10 nm pave the way for small pitch components with an increased I/O count, thus leading to a packaging technology revolution from simple wire bond assembly over BGA/flip chip applications towards stacked 3D-structures with through silicon vias (TSVs), micro bumps and thin dies. 3D die to wafer (D2W) stacking therefore becomes an essential and cost effective option in order to further optimize the form factor. Moreover, by stacking components onto each other instead of placing them next to each other, performance increases can be obtained due to shorter signal paths and higher possible frequencies. The work described in this paper elaborates flip chip stacking processes in combination with TSV technology for More-than-Moore (MtM) heterogeneous 3D-Wafer-Level-Chip-Scale-Package (WLCSP) integration, targeting applications in harsh environments with high demands on product reliability. The major objective comprises the proof of manufacturability at competitive costs. In addition the devices were tested against harsh automotive conditions that are present near the alternator, featuring high temperatures up to 200 °C.\",\"PeriodicalId\":136525,\"journal\":{\"name\":\"2016 IEEE 18th Electronics Packaging Technology Conference (EPTC)\",\"volume\":\"29 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2016-11-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2016 IEEE 18th Electronics Packaging Technology Conference (EPTC)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/EPTC.2016.7861546\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2016 IEEE 18th Electronics Packaging Technology Conference (EPTC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/EPTC.2016.7861546","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

摘要

关键的终端用户应用,如物联网(IoT)、汽车、移动互联网和可穿戴设备,需要更小、更密集和更复杂的封装,并具有更高的性能,所有这些都需要低功耗。创新的前端技术使晶体管缩小到10纳米,为增加I/O数量的小间距组件铺平了道路,从而导致封装技术革命,从BGA/倒装芯片应用上的简单线键组装到具有硅通孔(tsv)、微凸点和薄晶片的堆叠3d结构。因此,为了进一步优化形状因素,3D晶片到晶圆(D2W)堆叠成为一种必要且具有成本效益的选择。此外,通过将组件堆叠在一起而不是相邻放置,可以通过更短的信号路径和更高的可能频率获得性能提高。本文描述的工作详细阐述了倒装芯片堆叠工艺与TSV技术相结合,用于多摩尔(MtM)异构3d晶圆级芯片规模封装(WLCSP)集成,针对对产品可靠性要求高的恶劣环境中的应用。主要目标包括以具有竞争力的成本证明可制造性。此外,这些设备还在恶劣的汽车条件下进行了测试,这些条件存在于交流发电机附近,具有高达200°C的高温。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Manufacturing and characterization of die to die interconnections for 3D applications in harsh environmental conditions
Key end user applications, such as Internet of Things (IoT), automotive, mobile internet and wearable devices, require smaller, denser and more complex packages with increased performance, all at a low power usage. Innovative front end technologies enabling transistor downscaling towards 10 nm pave the way for small pitch components with an increased I/O count, thus leading to a packaging technology revolution from simple wire bond assembly over BGA/flip chip applications towards stacked 3D-structures with through silicon vias (TSVs), micro bumps and thin dies. 3D die to wafer (D2W) stacking therefore becomes an essential and cost effective option in order to further optimize the form factor. Moreover, by stacking components onto each other instead of placing them next to each other, performance increases can be obtained due to shorter signal paths and higher possible frequencies. The work described in this paper elaborates flip chip stacking processes in combination with TSV technology for More-than-Moore (MtM) heterogeneous 3D-Wafer-Level-Chip-Scale-Package (WLCSP) integration, targeting applications in harsh environments with high demands on product reliability. The major objective comprises the proof of manufacturability at competitive costs. In addition the devices were tested against harsh automotive conditions that are present near the alternator, featuring high temperatures up to 200 °C.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信