事务级系统环境下基于ahb的RTL IP的周期精确验证

H. Shim, Sang-Heon Lee, Yun-Sik Woo, Moo-Kyoung Chung, Jae-Gon Lee, C. Kyung
{"title":"事务级系统环境下基于ahb的RTL IP的周期精确验证","authors":"H. Shim, Sang-Heon Lee, Yun-Sik Woo, Moo-Kyoung Chung, Jae-Gon Lee, C. Kyung","doi":"10.1109/VDAT.2006.258143","DOIUrl":null,"url":null,"abstract":"This paper presents cycle-accurate mixed-level simulation and acceleration method. This enables us to utilize transaction-level test vectors which are usually already implemented in early design steps and which are also easy to generate than HDL test vectors, to verify RTL design. As there is no commercial simulation environment that can efficiently handle transaction-level and RTL models at the same time, we employed two simulators for each abstraction-level modeling. To translate abstraction levels of communication between the two simulators, we implemented transactor that is inserted between them. This paper shows the principle of operation of the transactor focusing on the synchronization between transaction-level simulator and RTL simulator. In addition, we replaced RTL simulator with hardware accelerator to improve simulation performance. We implemented wrapper for hiding access routines of hardware acceleration from transaction-level simulator which is attached to the above mentioned transactor","PeriodicalId":356198,"journal":{"name":"2006 International Symposium on VLSI Design, Automation and Test","volume":"20 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2006-04-26","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"6","resultStr":"{\"title\":\"Cycle-accurate Verification of AHB-based RTL IP with Transaction-level System Environment\",\"authors\":\"H. Shim, Sang-Heon Lee, Yun-Sik Woo, Moo-Kyoung Chung, Jae-Gon Lee, C. Kyung\",\"doi\":\"10.1109/VDAT.2006.258143\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This paper presents cycle-accurate mixed-level simulation and acceleration method. This enables us to utilize transaction-level test vectors which are usually already implemented in early design steps and which are also easy to generate than HDL test vectors, to verify RTL design. As there is no commercial simulation environment that can efficiently handle transaction-level and RTL models at the same time, we employed two simulators for each abstraction-level modeling. To translate abstraction levels of communication between the two simulators, we implemented transactor that is inserted between them. This paper shows the principle of operation of the transactor focusing on the synchronization between transaction-level simulator and RTL simulator. In addition, we replaced RTL simulator with hardware accelerator to improve simulation performance. We implemented wrapper for hiding access routines of hardware acceleration from transaction-level simulator which is attached to the above mentioned transactor\",\"PeriodicalId\":356198,\"journal\":{\"name\":\"2006 International Symposium on VLSI Design, Automation and Test\",\"volume\":\"20 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2006-04-26\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"6\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2006 International Symposium on VLSI Design, Automation and Test\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/VDAT.2006.258143\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2006 International Symposium on VLSI Design, Automation and Test","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/VDAT.2006.258143","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 6

摘要

提出了周期精度混合级仿真和加速方法。这使我们能够利用事务级测试向量(通常在早期设计步骤中已经实现,并且比HDL测试向量更容易生成)来验证RTL设计。由于没有商业仿真环境可以同时有效地处理事务级和RTL模型,我们为每个抽象级建模使用两个模拟器。为了转换两个模拟器之间通信的抽象级别,我们实现了插入到它们之间的事务处理器。本文介绍了事务模拟器的工作原理,重点介绍了事务级模拟器与RTL模拟器之间的同步。此外,我们将RTL模拟器替换为硬件加速器,以提高仿真性能。我们实现了封装器来隐藏硬件加速的访问例程,这些例程来自于附加在上述事务处理器上的事务级模拟器
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Cycle-accurate Verification of AHB-based RTL IP with Transaction-level System Environment
This paper presents cycle-accurate mixed-level simulation and acceleration method. This enables us to utilize transaction-level test vectors which are usually already implemented in early design steps and which are also easy to generate than HDL test vectors, to verify RTL design. As there is no commercial simulation environment that can efficiently handle transaction-level and RTL models at the same time, we employed two simulators for each abstraction-level modeling. To translate abstraction levels of communication between the two simulators, we implemented transactor that is inserted between them. This paper shows the principle of operation of the transactor focusing on the synchronization between transaction-level simulator and RTL simulator. In addition, we replaced RTL simulator with hardware accelerator to improve simulation performance. We implemented wrapper for hiding access routines of hardware acceleration from transaction-level simulator which is attached to the above mentioned transactor
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信