D. Kontos, R. Gauthier, K. Chatty, K. Domanskr, M. Muhammad, C. Seguin, R. Halbach
{"title":"先进体CMOS技术静态和瞬态条件下的外锁紧特性","authors":"D. Kontos, R. Gauthier, K. Chatty, K. Domanskr, M. Muhammad, C. Seguin, R. Halbach","doi":"10.1109/RELPHY.2007.369915","DOIUrl":null,"url":null,"abstract":"External latchup phenomena in 65nm CMOS technology under transient events are studied. The effect of different design schemes such as injector to detector spacing, detector orientation, guardring protection strategy and also process factors such as wafer resistivity are investigated. The distance of latchup structures from injector devices inside I/O cells is found to be crucial for the latchup robustness of hardware. Guardring protection strategies with second guardring surrounding the latchup structure are proven to be more robust than that of a single guardring. The substrate resistivity can have a very strong impact to the latchup characteristics of hardware. For distances beyond 5mum between latchup structure and injection device is one of the key factors determining the latchup triggering current levels.","PeriodicalId":433104,"journal":{"name":"2007 IEEE International Reliability Physics Symposium Proceedings. 45th Annual","volume":"39 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2007-04-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"11","resultStr":"{\"title\":\"External Latchup Characteristics Under Static and Transient Conditions in Advanced Bulk CMOS Technologies\",\"authors\":\"D. Kontos, R. Gauthier, K. Chatty, K. Domanskr, M. Muhammad, C. Seguin, R. Halbach\",\"doi\":\"10.1109/RELPHY.2007.369915\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"External latchup phenomena in 65nm CMOS technology under transient events are studied. The effect of different design schemes such as injector to detector spacing, detector orientation, guardring protection strategy and also process factors such as wafer resistivity are investigated. The distance of latchup structures from injector devices inside I/O cells is found to be crucial for the latchup robustness of hardware. Guardring protection strategies with second guardring surrounding the latchup structure are proven to be more robust than that of a single guardring. The substrate resistivity can have a very strong impact to the latchup characteristics of hardware. For distances beyond 5mum between latchup structure and injection device is one of the key factors determining the latchup triggering current levels.\",\"PeriodicalId\":433104,\"journal\":{\"name\":\"2007 IEEE International Reliability Physics Symposium Proceedings. 45th Annual\",\"volume\":\"39 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2007-04-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"11\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2007 IEEE International Reliability Physics Symposium Proceedings. 45th Annual\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/RELPHY.2007.369915\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2007 IEEE International Reliability Physics Symposium Proceedings. 45th Annual","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/RELPHY.2007.369915","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
External Latchup Characteristics Under Static and Transient Conditions in Advanced Bulk CMOS Technologies
External latchup phenomena in 65nm CMOS technology under transient events are studied. The effect of different design schemes such as injector to detector spacing, detector orientation, guardring protection strategy and also process factors such as wafer resistivity are investigated. The distance of latchup structures from injector devices inside I/O cells is found to be crucial for the latchup robustness of hardware. Guardring protection strategies with second guardring surrounding the latchup structure are proven to be more robust than that of a single guardring. The substrate resistivity can have a very strong impact to the latchup characteristics of hardware. For distances beyond 5mum between latchup structure and injection device is one of the key factors determining the latchup triggering current levels.