A. Bryant, B. El-Kareh, T. Furukawa, W. Noble, E. Nowak, W. Tonti
{"title":"优化后的3.3 V亚四分之一微米完全重叠LDD mosfet的基本性能极限","authors":"A. Bryant, B. El-Kareh, T. Furukawa, W. Noble, E. Nowak, W. Tonti","doi":"10.1109/VLSIT.1990.111000","DOIUrl":null,"url":null,"abstract":"This research reports the direct experimental quantification of the relationship between gate-to-drain capacitance (Cgd) and hot-electron reliability (HER) for fully overlapped lightly-doped-drain (FOLD) n-channel MOSFETs (NFETs). Based on this result it is shown that a peak in device performance occurs at an effective channel length of approximately 0.22 μm for reliable 3.3 V FOLD NFETs having a gate oxide thickness of 10 nm. Below 0.22 μm, performance actually decreases due to the addition of the very large (LDD) regions (fingers) required to maintain adequate HER. This peak shifts to an effective channel length of ≈0.15 μm for asymmetric 3.3-V-FOLD NFETs. Despite this performance limit, it is found that 3.3 V FOLD NFETs are still faster than scaled 2.5-V single-diffusion NFETs down to 0.25 μm. Although a significant performance advantage has been reported for FOLD n-channel MOSFETs, the fundamental tradeoff between parasitic gate-to-drain capacitance and hot electron reliability inherent to the FOLD structure has yet to be quantified. This tradeoff is of critical importance since it limits the performance of FOLD NFETs","PeriodicalId":441541,"journal":{"name":"Digest of Technical Papers.1990 Symposium on VLSI Technology","volume":"3 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1990-06-04","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"8","resultStr":"{\"title\":\"A fundamental performance limit of optimized 3.3 V subquarter micron fully overlapped LDD MOSFETs\",\"authors\":\"A. Bryant, B. El-Kareh, T. Furukawa, W. Noble, E. Nowak, W. Tonti\",\"doi\":\"10.1109/VLSIT.1990.111000\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This research reports the direct experimental quantification of the relationship between gate-to-drain capacitance (Cgd) and hot-electron reliability (HER) for fully overlapped lightly-doped-drain (FOLD) n-channel MOSFETs (NFETs). Based on this result it is shown that a peak in device performance occurs at an effective channel length of approximately 0.22 μm for reliable 3.3 V FOLD NFETs having a gate oxide thickness of 10 nm. Below 0.22 μm, performance actually decreases due to the addition of the very large (LDD) regions (fingers) required to maintain adequate HER. This peak shifts to an effective channel length of ≈0.15 μm for asymmetric 3.3-V-FOLD NFETs. Despite this performance limit, it is found that 3.3 V FOLD NFETs are still faster than scaled 2.5-V single-diffusion NFETs down to 0.25 μm. Although a significant performance advantage has been reported for FOLD n-channel MOSFETs, the fundamental tradeoff between parasitic gate-to-drain capacitance and hot electron reliability inherent to the FOLD structure has yet to be quantified. This tradeoff is of critical importance since it limits the performance of FOLD NFETs\",\"PeriodicalId\":441541,\"journal\":{\"name\":\"Digest of Technical Papers.1990 Symposium on VLSI Technology\",\"volume\":\"3 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"1990-06-04\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"8\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Digest of Technical Papers.1990 Symposium on VLSI Technology\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/VLSIT.1990.111000\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Digest of Technical Papers.1990 Symposium on VLSI Technology","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/VLSIT.1990.111000","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 8
摘要
本研究报告了完全重叠轻掺杂漏极(FOLD) n沟道mosfet (nfet)的栅漏电容(Cgd)和热电子可靠性(HER)之间关系的直接实验量化。基于这一结果表明,对于栅极氧化物厚度为10 nm的可靠3.3 V FOLD nfet,器件性能的峰值发生在有效沟道长度约为0.22 μm处。在0.22 μ m以下,由于增加了维持足够HER所需的非常大(LDD)区域(指),性能实际上会下降。对于非对称3.3 v - fold nfet,该峰值移动到有效通道长度为0.15 μ m。尽管存在这种性能限制,但我们发现3.3 V FOLD nfet的速度仍然快于缩小到0.25 μ m的2.5 V单扩散nfet。虽然已经报道了FOLD n沟道mosfet具有显著的性能优势,但FOLD结构固有的寄生栅漏电容和热电子可靠性之间的基本权衡尚未量化。这种权衡至关重要,因为它限制了FOLD非场效应管的性能
A fundamental performance limit of optimized 3.3 V subquarter micron fully overlapped LDD MOSFETs
This research reports the direct experimental quantification of the relationship between gate-to-drain capacitance (Cgd) and hot-electron reliability (HER) for fully overlapped lightly-doped-drain (FOLD) n-channel MOSFETs (NFETs). Based on this result it is shown that a peak in device performance occurs at an effective channel length of approximately 0.22 μm for reliable 3.3 V FOLD NFETs having a gate oxide thickness of 10 nm. Below 0.22 μm, performance actually decreases due to the addition of the very large (LDD) regions (fingers) required to maintain adequate HER. This peak shifts to an effective channel length of ≈0.15 μm for asymmetric 3.3-V-FOLD NFETs. Despite this performance limit, it is found that 3.3 V FOLD NFETs are still faster than scaled 2.5-V single-diffusion NFETs down to 0.25 μm. Although a significant performance advantage has been reported for FOLD n-channel MOSFETs, the fundamental tradeoff between parasitic gate-to-drain capacitance and hot electron reliability inherent to the FOLD structure has yet to be quantified. This tradeoff is of critical importance since it limits the performance of FOLD NFETs