{"title":"大容量扫描分析:工业集成电路开发的实际挑战和应用","authors":"D. Carder, Steve Palosh, R. Raina","doi":"10.1109/TEST.2010.5699286","DOIUrl":null,"url":null,"abstract":"This paper describes the challenges faced with the deployment of a High-Volume Scan Diagnostic Analysis flow that spans multiple knowledge domains from IC design to the production floor. Despite the challenges, the paper also reports successes in the areas of Scan Test cleanup, Yield improvement, Correlation of failure modes across multiple devices, and tie-in with pre-identified Lithography hotspots. In closing, the paper discusses open challenges that require collaboration from several stakeholders in semiconductor industry.","PeriodicalId":265156,"journal":{"name":"2010 IEEE International Test Conference","volume":"111 3S 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2010-11-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"4","resultStr":"{\"title\":\"High-Volume Scan Analysis: Practical challenges and applications for industrial IC development\",\"authors\":\"D. Carder, Steve Palosh, R. Raina\",\"doi\":\"10.1109/TEST.2010.5699286\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This paper describes the challenges faced with the deployment of a High-Volume Scan Diagnostic Analysis flow that spans multiple knowledge domains from IC design to the production floor. Despite the challenges, the paper also reports successes in the areas of Scan Test cleanup, Yield improvement, Correlation of failure modes across multiple devices, and tie-in with pre-identified Lithography hotspots. In closing, the paper discusses open challenges that require collaboration from several stakeholders in semiconductor industry.\",\"PeriodicalId\":265156,\"journal\":{\"name\":\"2010 IEEE International Test Conference\",\"volume\":\"111 3S 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2010-11-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"4\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2010 IEEE International Test Conference\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/TEST.2010.5699286\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2010 IEEE International Test Conference","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/TEST.2010.5699286","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
High-Volume Scan Analysis: Practical challenges and applications for industrial IC development
This paper describes the challenges faced with the deployment of a High-Volume Scan Diagnostic Analysis flow that spans multiple knowledge domains from IC design to the production floor. Despite the challenges, the paper also reports successes in the areas of Scan Test cleanup, Yield improvement, Correlation of failure modes across multiple devices, and tie-in with pre-identified Lithography hotspots. In closing, the paper discusses open challenges that require collaboration from several stakeholders in semiconductor industry.