H. Takatsuka, H. Sato, T. Izawa, T. Hisaeda, H. Goto, S. Kawamura
{"title":"倾斜高能离子注入对CMOS结构的影响","authors":"H. Takatsuka, H. Sato, T. Izawa, T. Hisaeda, H. Goto, S. Kawamura","doi":"10.1109/ICMTS.1995.513982","DOIUrl":null,"url":null,"abstract":"Retrograde well needs a thick resist mask and ions should be implanted into a wafer at a tilt angle to minimize channeling, therefore, \"mask edge shadowing\" becomes serious. We evaluated the influence of the angle of ion-implantation on Vth shifts of MOSFETs when source/drain-well spacing becomes small. It is known that when the nsd-nwell spacing becomes small, nwell impurities diffuse laterally to NMOS channel regions. That causes Vth lowering. But we found out a new phenomenon that Vth rises when the nsd-pwell spacing becomes small. That is caused by penetration of high-energy ions for well formation through the mask edge. The angle of ion-implantation for the well formation is influential on Vth of MOSFETs nearby the mask edge. The ion-implantation at 0/spl deg/ tilt angle is desired.","PeriodicalId":432935,"journal":{"name":"Proceedings International Conference on Microelectronic Test Structures","volume":"53 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1995-03-22","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":"{\"title\":\"Influence of tilted high-energy ion-implantation upon scaled CMOS structure\",\"authors\":\"H. Takatsuka, H. Sato, T. Izawa, T. Hisaeda, H. Goto, S. Kawamura\",\"doi\":\"10.1109/ICMTS.1995.513982\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Retrograde well needs a thick resist mask and ions should be implanted into a wafer at a tilt angle to minimize channeling, therefore, \\\"mask edge shadowing\\\" becomes serious. We evaluated the influence of the angle of ion-implantation on Vth shifts of MOSFETs when source/drain-well spacing becomes small. It is known that when the nsd-nwell spacing becomes small, nwell impurities diffuse laterally to NMOS channel regions. That causes Vth lowering. But we found out a new phenomenon that Vth rises when the nsd-pwell spacing becomes small. That is caused by penetration of high-energy ions for well formation through the mask edge. The angle of ion-implantation for the well formation is influential on Vth of MOSFETs nearby the mask edge. The ion-implantation at 0/spl deg/ tilt angle is desired.\",\"PeriodicalId\":432935,\"journal\":{\"name\":\"Proceedings International Conference on Microelectronic Test Structures\",\"volume\":\"53 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"1995-03-22\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"1\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Proceedings International Conference on Microelectronic Test Structures\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICMTS.1995.513982\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings International Conference on Microelectronic Test Structures","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICMTS.1995.513982","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Influence of tilted high-energy ion-implantation upon scaled CMOS structure
Retrograde well needs a thick resist mask and ions should be implanted into a wafer at a tilt angle to minimize channeling, therefore, "mask edge shadowing" becomes serious. We evaluated the influence of the angle of ion-implantation on Vth shifts of MOSFETs when source/drain-well spacing becomes small. It is known that when the nsd-nwell spacing becomes small, nwell impurities diffuse laterally to NMOS channel regions. That causes Vth lowering. But we found out a new phenomenon that Vth rises when the nsd-pwell spacing becomes small. That is caused by penetration of high-energy ions for well formation through the mask edge. The angle of ion-implantation for the well formation is influential on Vth of MOSFETs nearby the mask edge. The ion-implantation at 0/spl deg/ tilt angle is desired.