存在采样时钟抖动的增强A/D转换器信噪比测试

Shalabh Goyal, A. Chatterjee, Yanan Shieh
{"title":"存在采样时钟抖动的增强A/D转换器信噪比测试","authors":"Shalabh Goyal, A. Chatterjee, Yanan Shieh","doi":"10.1109/ATS.2006.47","DOIUrl":null,"url":null,"abstract":"Random jitter, present in the clock that is used for sampling the test input signal, is a major impediment to the signal-to-noise-ratio (SNR) measurement accuracy using the conventional dynamic testing methodology. However, most low cost testers do not provide the low-jitter clock required for SNR measurement of high-resolution and high-speed A/D converters. This paper presents a test methodology to estimate the SNR of high-performance A/D converters accurately in the presence of sampling clock jitter. The proposed approach uses the \"locked-histogram\" technique to gather the statistical data on the aperture uncertainty of the device-under-test. It further correlates the data obtained from the locked-histogram technique to the true SNR of the device-under-test. The proposed approach was simulated using Matlab models and validated by performing the hardware experiments. The results show an accuracy of 0.1dB in SNR estimation using the proposed test methodology","PeriodicalId":242530,"journal":{"name":"2006 15th Asian Test Symposium","volume":"82 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2006-11-20","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":"{\"title\":\"Enhanced A/D Converter Signal-to-Noise-Ratio Testing in the Presence of Sampling Clock Jitter\",\"authors\":\"Shalabh Goyal, A. Chatterjee, Yanan Shieh\",\"doi\":\"10.1109/ATS.2006.47\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Random jitter, present in the clock that is used for sampling the test input signal, is a major impediment to the signal-to-noise-ratio (SNR) measurement accuracy using the conventional dynamic testing methodology. However, most low cost testers do not provide the low-jitter clock required for SNR measurement of high-resolution and high-speed A/D converters. This paper presents a test methodology to estimate the SNR of high-performance A/D converters accurately in the presence of sampling clock jitter. The proposed approach uses the \\\"locked-histogram\\\" technique to gather the statistical data on the aperture uncertainty of the device-under-test. It further correlates the data obtained from the locked-histogram technique to the true SNR of the device-under-test. The proposed approach was simulated using Matlab models and validated by performing the hardware experiments. The results show an accuracy of 0.1dB in SNR estimation using the proposed test methodology\",\"PeriodicalId\":242530,\"journal\":{\"name\":\"2006 15th Asian Test Symposium\",\"volume\":\"82 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2006-11-20\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"2\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2006 15th Asian Test Symposium\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ATS.2006.47\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2006 15th Asian Test Symposium","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ATS.2006.47","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2

摘要

随机抖动存在于用于采样测试输入信号的时钟中,是使用传统动态测试方法测量信噪比(SNR)精度的主要障碍。然而,大多数低成本测试仪不提供高分辨率和高速A/D转换器信噪比测量所需的低抖动时钟。本文提出了一种在采样时钟抖动情况下准确估计高性能a /D转换器信噪比的测试方法。该方法采用“锁定直方图”技术收集被测器件孔径不确定度的统计数据。它进一步将从锁定直方图技术获得的数据与被测设备的真实信噪比相关联。利用Matlab模型对该方法进行了仿真,并通过硬件实验对其进行了验证。结果表明,使用所提出的测试方法估计信噪比的精度为0.1dB
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Enhanced A/D Converter Signal-to-Noise-Ratio Testing in the Presence of Sampling Clock Jitter
Random jitter, present in the clock that is used for sampling the test input signal, is a major impediment to the signal-to-noise-ratio (SNR) measurement accuracy using the conventional dynamic testing methodology. However, most low cost testers do not provide the low-jitter clock required for SNR measurement of high-resolution and high-speed A/D converters. This paper presents a test methodology to estimate the SNR of high-performance A/D converters accurately in the presence of sampling clock jitter. The proposed approach uses the "locked-histogram" technique to gather the statistical data on the aperture uncertainty of the device-under-test. It further correlates the data obtained from the locked-histogram technique to the true SNR of the device-under-test. The proposed approach was simulated using Matlab models and validated by performing the hardware experiments. The results show an accuracy of 0.1dB in SNR estimation using the proposed test methodology
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信