G. Yahalom, S. Ho, Alice Wang, U. Ko, A. Chandrakasan
{"title":"用于射频应用的3D-IC中的模数划分和耦合","authors":"G. Yahalom, S. Ho, Alice Wang, U. Ko, A. Chandrakasan","doi":"10.1109/3DIC.2016.7970011","DOIUrl":null,"url":null,"abstract":"This paper presents a part of a cellular transmitter chain implemented in a 28 nm CMOS 3D integrated circuit vertical stack. The design examines various partitioning topolgies between the analog and digital blocks. By using extensive reconfigurability we are able to create a basis for comparison between the partitions as well as between other partitioning solutions as multiple chip, single chip and 2.5D interposer. The design separates the functionality across the die tiers, and utilizes a solenoid inductor for the VCO to obtain higher immunity to coupling. The work demonstrates a significant reduction in the digital link power down to 0.37 pJ/bit and significant attenuation of spurs at the VCO output located above the digital block.","PeriodicalId":166245,"journal":{"name":"2016 IEEE International 3D Systems Integration Conference (3DIC)","volume":"30 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2016-11-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"3","resultStr":"{\"title\":\"Analog-digital partitioning and coupling in 3D-IC for RF applications\",\"authors\":\"G. Yahalom, S. Ho, Alice Wang, U. Ko, A. Chandrakasan\",\"doi\":\"10.1109/3DIC.2016.7970011\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This paper presents a part of a cellular transmitter chain implemented in a 28 nm CMOS 3D integrated circuit vertical stack. The design examines various partitioning topolgies between the analog and digital blocks. By using extensive reconfigurability we are able to create a basis for comparison between the partitions as well as between other partitioning solutions as multiple chip, single chip and 2.5D interposer. The design separates the functionality across the die tiers, and utilizes a solenoid inductor for the VCO to obtain higher immunity to coupling. The work demonstrates a significant reduction in the digital link power down to 0.37 pJ/bit and significant attenuation of spurs at the VCO output located above the digital block.\",\"PeriodicalId\":166245,\"journal\":{\"name\":\"2016 IEEE International 3D Systems Integration Conference (3DIC)\",\"volume\":\"30 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2016-11-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"3\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2016 IEEE International 3D Systems Integration Conference (3DIC)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/3DIC.2016.7970011\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2016 IEEE International 3D Systems Integration Conference (3DIC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/3DIC.2016.7970011","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Analog-digital partitioning and coupling in 3D-IC for RF applications
This paper presents a part of a cellular transmitter chain implemented in a 28 nm CMOS 3D integrated circuit vertical stack. The design examines various partitioning topolgies between the analog and digital blocks. By using extensive reconfigurability we are able to create a basis for comparison between the partitions as well as between other partitioning solutions as multiple chip, single chip and 2.5D interposer. The design separates the functionality across the die tiers, and utilizes a solenoid inductor for the VCO to obtain higher immunity to coupling. The work demonstrates a significant reduction in the digital link power down to 0.37 pJ/bit and significant attenuation of spurs at the VCO output located above the digital block.