金属MEMS与CMOS的模级集成

A. Mukherjee, M. Kiziroglou, A. Holmes, E. Yeatman
{"title":"金属MEMS与CMOS的模级集成","authors":"A. Mukherjee, M. Kiziroglou, A. Holmes, E. Yeatman","doi":"10.1109/ESTC.2008.4684344","DOIUrl":null,"url":null,"abstract":"The integration of CMOS electronics with MEMS (micro-electro-mechanical systems) is attractive because it allows MEMS components to be co-located with their associated control and signal processing circuits. However, monolithic integration of electronics with micromechanics generally involves a high initial investment, and can be difficult because of process and material incompatibilities. One approach which avoids some of these issues, and is applicable to low-temperature metal MEMS processes, is to post-process IC (integrated circuit) dies that have been implanted in a carrier wafer. We have developed a process of this type in which CMOS dies are embedded in a 100 mm-dia BSOI (bonded silicon on insulator) carrier. Deep reactive ion etching (DRIE) is used to form die cavities in the device layer, stopping at the buried oxide. The cavity depth is finely adjusted by thinning the device layer so that top surface of each die will lie within plusmn2 mum of the carrier surface. Once the dies have been placed, a layer of photoresist is spin-coated over the carrier. This serves the dual role of fixing the dies in place and planarizing the top surface. Windows are opened in this layer to allow electrical and mechanical contact to the underlying dies. Fabrication of metal MEMS by pattern electroplating can then be performed as on a normal wafer. We have used this approach to fabricate high-Q, self-assembled inductors over 0.18 mum CMOS circuits supplied by a commercial foundry.","PeriodicalId":146584,"journal":{"name":"2008 2nd Electronics System-Integration Technology Conference","volume":"26 13 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2008-11-21","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"3","resultStr":"{\"title\":\"Die-level integration of metal MEMS with CMOS\",\"authors\":\"A. Mukherjee, M. Kiziroglou, A. Holmes, E. Yeatman\",\"doi\":\"10.1109/ESTC.2008.4684344\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"The integration of CMOS electronics with MEMS (micro-electro-mechanical systems) is attractive because it allows MEMS components to be co-located with their associated control and signal processing circuits. However, monolithic integration of electronics with micromechanics generally involves a high initial investment, and can be difficult because of process and material incompatibilities. One approach which avoids some of these issues, and is applicable to low-temperature metal MEMS processes, is to post-process IC (integrated circuit) dies that have been implanted in a carrier wafer. We have developed a process of this type in which CMOS dies are embedded in a 100 mm-dia BSOI (bonded silicon on insulator) carrier. Deep reactive ion etching (DRIE) is used to form die cavities in the device layer, stopping at the buried oxide. The cavity depth is finely adjusted by thinning the device layer so that top surface of each die will lie within plusmn2 mum of the carrier surface. Once the dies have been placed, a layer of photoresist is spin-coated over the carrier. This serves the dual role of fixing the dies in place and planarizing the top surface. Windows are opened in this layer to allow electrical and mechanical contact to the underlying dies. Fabrication of metal MEMS by pattern electroplating can then be performed as on a normal wafer. We have used this approach to fabricate high-Q, self-assembled inductors over 0.18 mum CMOS circuits supplied by a commercial foundry.\",\"PeriodicalId\":146584,\"journal\":{\"name\":\"2008 2nd Electronics System-Integration Technology Conference\",\"volume\":\"26 13 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2008-11-21\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"3\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2008 2nd Electronics System-Integration Technology Conference\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ESTC.2008.4684344\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2008 2nd Electronics System-Integration Technology Conference","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ESTC.2008.4684344","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 3

摘要

CMOS电子器件与MEMS(微机电系统)的集成很有吸引力,因为它允许MEMS元件与其相关的控制和信号处理电路共存。然而,电子学与微力学的单片集成通常需要很高的初始投资,并且由于工艺和材料的不兼容性,可能会很困难。一种避免这些问题并适用于低温金属MEMS工艺的方法是将后处理IC(集成电路)芯片植入载体晶圆中。我们已经开发了一种这种类型的工艺,其中CMOS芯片嵌入在100 mm直径的BSOI(粘结绝缘体上硅)载流子中。深反应离子蚀刻(DRIE)用于在器件层中形成模腔,在埋藏的氧化物处停止。通过减薄器件层来精细地调整空腔深度,从而使每个模具的顶表面位于载流子表面的正负2微米内。一旦模具被放置,一层光刻胶被旋转涂覆在载体上。这起到了固定模具和使顶面平整的双重作用。在这一层中打开窗口,以允许与底层模具进行电气和机械接触。通过图案电镀制造金属MEMS可以像在普通晶圆上一样进行。我们已经使用这种方法来制造高q,自组装电感器,超过0.18 μ m CMOS电路,由一家商业代工厂提供。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Die-level integration of metal MEMS with CMOS
The integration of CMOS electronics with MEMS (micro-electro-mechanical systems) is attractive because it allows MEMS components to be co-located with their associated control and signal processing circuits. However, monolithic integration of electronics with micromechanics generally involves a high initial investment, and can be difficult because of process and material incompatibilities. One approach which avoids some of these issues, and is applicable to low-temperature metal MEMS processes, is to post-process IC (integrated circuit) dies that have been implanted in a carrier wafer. We have developed a process of this type in which CMOS dies are embedded in a 100 mm-dia BSOI (bonded silicon on insulator) carrier. Deep reactive ion etching (DRIE) is used to form die cavities in the device layer, stopping at the buried oxide. The cavity depth is finely adjusted by thinning the device layer so that top surface of each die will lie within plusmn2 mum of the carrier surface. Once the dies have been placed, a layer of photoresist is spin-coated over the carrier. This serves the dual role of fixing the dies in place and planarizing the top surface. Windows are opened in this layer to allow electrical and mechanical contact to the underlying dies. Fabrication of metal MEMS by pattern electroplating can then be performed as on a normal wafer. We have used this approach to fabricate high-Q, self-assembled inductors over 0.18 mum CMOS circuits supplied by a commercial foundry.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信