焊锡挤出解决方案和模具附着力,以改善模具表面与PI隔离设计的FCOL外露模具技术

Teck Siang Lim, C. Cheong, S. Tan
{"title":"焊锡挤出解决方案和模具附着力,以改善模具表面与PI隔离设计的FCOL外露模具技术","authors":"Teck Siang Lim, C. Cheong, S. Tan","doi":"10.1109/IEMT.2012.6521763","DOIUrl":null,"url":null,"abstract":"Due to rapid growth of the microelectronics industry, the packaged device with smaller, low cost and high power performance becomes a high demand in the market nowadays. To fulfill the market development rate, flip chip interconnection is the most promising packaging solution. In this environment, the National Semiconductor Sdn. Bhd. (a subsidiary of Texas Instruments) performed a qualification run on Thin Shrink Small Outline Package (TSSOP) with Flip Chip on lead frame (FCOL) exposed die back (eDIE) technology. It has been reported that the most detrimental effect on reliability come from solder extrusion and mold adhesion. The solder extrusion observed like a thin sliver “flake” that partially adhered on the polyimide (PI) layer surface. The solder extrusion can be observed from Scanning Acoustical Microscopy (CSAM) image and SEM cross section image which shows as the delamination. The PI layer with isolation, “Island” is designed as a barrier in between two bumps to prevent solder extruded that connect together. To have better barrier effect by optimizing the PI layer thickness and the width size were further evaluated. Preconditioning was performed to screen out the samples with solder extrusion by doing the electrical testing (ATE). The thermal cycling test was proceeded to assess the reliability up to 500 cycles. The results indicated that the samples with the PI isolation passed the ATE without solder extrusion and no solder joint reliability issue observed.","PeriodicalId":315408,"journal":{"name":"2012 35th IEEE/CPMT International Electronics Manufacturing Technology Conference (IEMT)","volume":"24 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2012-11-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Solder extrusion solution and mold adhesion to die surface improvement with PI isolation design for FCOL exposed die technology\",\"authors\":\"Teck Siang Lim, C. Cheong, S. Tan\",\"doi\":\"10.1109/IEMT.2012.6521763\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Due to rapid growth of the microelectronics industry, the packaged device with smaller, low cost and high power performance becomes a high demand in the market nowadays. To fulfill the market development rate, flip chip interconnection is the most promising packaging solution. In this environment, the National Semiconductor Sdn. Bhd. (a subsidiary of Texas Instruments) performed a qualification run on Thin Shrink Small Outline Package (TSSOP) with Flip Chip on lead frame (FCOL) exposed die back (eDIE) technology. It has been reported that the most detrimental effect on reliability come from solder extrusion and mold adhesion. The solder extrusion observed like a thin sliver “flake” that partially adhered on the polyimide (PI) layer surface. The solder extrusion can be observed from Scanning Acoustical Microscopy (CSAM) image and SEM cross section image which shows as the delamination. The PI layer with isolation, “Island” is designed as a barrier in between two bumps to prevent solder extruded that connect together. To have better barrier effect by optimizing the PI layer thickness and the width size were further evaluated. Preconditioning was performed to screen out the samples with solder extrusion by doing the electrical testing (ATE). The thermal cycling test was proceeded to assess the reliability up to 500 cycles. The results indicated that the samples with the PI isolation passed the ATE without solder extrusion and no solder joint reliability issue observed.\",\"PeriodicalId\":315408,\"journal\":{\"name\":\"2012 35th IEEE/CPMT International Electronics Manufacturing Technology Conference (IEMT)\",\"volume\":\"24 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2012-11-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2012 35th IEEE/CPMT International Electronics Manufacturing Technology Conference (IEMT)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/IEMT.2012.6521763\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2012 35th IEEE/CPMT International Electronics Manufacturing Technology Conference (IEMT)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/IEMT.2012.6521763","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

摘要

随着微电子工业的快速发展,小型化、低成本、高功率的封装器件成为当今市场的一大需求。为了满足市场的发展速度,倒装互连是最有前途的封装解决方案。在这种环境下,美国国家半导体公司(National Semiconductor Sdn. o:行情)有限公司(德州仪器的子公司)进行了薄收缩小轮廓封装(TSSOP)与引线框架上的倒装芯片(FCOL)暴露模背(eDIE)技术的资格运行。据报道,对可靠性最不利的影响来自焊料挤压和模具粘附。在聚酰亚胺(PI)层表面观察到的焊料挤压像一个薄的银色“薄片”。从扫描声显微镜(CSAM)图像和扫描电子显微镜(SEM)截面图像可以观察到焊料的挤压,表现为分层。具有隔离的PI层“岛”被设计为两个凸起之间的屏障,以防止焊料挤压连接在一起。进一步评价了通过优化PI层厚度和宽度尺寸来获得更好的阻隔效果。通过电测试(ATE)进行预处理,筛选出焊料挤压的样品。进行了热循环试验,以评估高达500次循环的可靠性。结果表明,采用PI隔离的样品通过了ATE测试,没有出现焊点挤压现象,也没有出现焊点可靠性问题。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Solder extrusion solution and mold adhesion to die surface improvement with PI isolation design for FCOL exposed die technology
Due to rapid growth of the microelectronics industry, the packaged device with smaller, low cost and high power performance becomes a high demand in the market nowadays. To fulfill the market development rate, flip chip interconnection is the most promising packaging solution. In this environment, the National Semiconductor Sdn. Bhd. (a subsidiary of Texas Instruments) performed a qualification run on Thin Shrink Small Outline Package (TSSOP) with Flip Chip on lead frame (FCOL) exposed die back (eDIE) technology. It has been reported that the most detrimental effect on reliability come from solder extrusion and mold adhesion. The solder extrusion observed like a thin sliver “flake” that partially adhered on the polyimide (PI) layer surface. The solder extrusion can be observed from Scanning Acoustical Microscopy (CSAM) image and SEM cross section image which shows as the delamination. The PI layer with isolation, “Island” is designed as a barrier in between two bumps to prevent solder extruded that connect together. To have better barrier effect by optimizing the PI layer thickness and the width size were further evaluated. Preconditioning was performed to screen out the samples with solder extrusion by doing the electrical testing (ATE). The thermal cycling test was proceeded to assess the reliability up to 500 cycles. The results indicated that the samples with the PI isolation passed the ATE without solder extrusion and no solder joint reliability issue observed.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信