管理BGA测试插座SI特性

Lin Chee-Hoe, Ng Hui-Ying, Wong Wui-Weng
{"title":"管理BGA测试插座SI特性","authors":"Lin Chee-Hoe, Ng Hui-Ying, Wong Wui-Weng","doi":"10.1109/EPTC.2013.6745788","DOIUrl":null,"url":null,"abstract":"In the area of high speed BGA products, such as APUs and GPUs, new revision of NPI (New Product Introduction) comes rapidly, and frequently involves change in package footprint. Test socket for the BGA package has to be characterized every time it involves a socket pin design change. This paper introduces an effective Signal Integrity (SI) characterization method for BGA test sockets used in high speed system level testing platforms. This method is referred as Coupling Pin Extraction Method (CPEM), in this paper. Loop Inductance (Lloop) and Coupling Capacitance (Ccouple) of socket pins under test are critical electromagnetic parameters which can be extracted using the proposed CPEM. CPEM is carefully crafted such that the Lloop and Ccouple can be consistently extracted using both measurement and simulation, with a single package footprint. Well-established 2-port VNA measurement is used in CPEM measurement of the targeted pin to the surrounding pins in a well defined Signal and Ground pin patterns. Similarly, Quasi-static Electromagnetic (Q-EM) simulation can be used to extract that Lloop and Ccouple as mentioned in the above. The extracted Lloop and Ccouple can then be used to derive Characteristic Impedance (Zo), Propagation Delay (Tdelay) and Coupling Coefficient (Kc). These derived parameters are more robust and better to address the SI performance of a high speed BGA socket.","PeriodicalId":210691,"journal":{"name":"2013 IEEE 15th Electronics Packaging Technology Conference (EPTC 2013)","volume":"7 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2013-12-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"5","resultStr":"{\"title\":\"Managing BGA test socket SI characterization\",\"authors\":\"Lin Chee-Hoe, Ng Hui-Ying, Wong Wui-Weng\",\"doi\":\"10.1109/EPTC.2013.6745788\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"In the area of high speed BGA products, such as APUs and GPUs, new revision of NPI (New Product Introduction) comes rapidly, and frequently involves change in package footprint. Test socket for the BGA package has to be characterized every time it involves a socket pin design change. This paper introduces an effective Signal Integrity (SI) characterization method for BGA test sockets used in high speed system level testing platforms. This method is referred as Coupling Pin Extraction Method (CPEM), in this paper. Loop Inductance (Lloop) and Coupling Capacitance (Ccouple) of socket pins under test are critical electromagnetic parameters which can be extracted using the proposed CPEM. CPEM is carefully crafted such that the Lloop and Ccouple can be consistently extracted using both measurement and simulation, with a single package footprint. Well-established 2-port VNA measurement is used in CPEM measurement of the targeted pin to the surrounding pins in a well defined Signal and Ground pin patterns. Similarly, Quasi-static Electromagnetic (Q-EM) simulation can be used to extract that Lloop and Ccouple as mentioned in the above. The extracted Lloop and Ccouple can then be used to derive Characteristic Impedance (Zo), Propagation Delay (Tdelay) and Coupling Coefficient (Kc). These derived parameters are more robust and better to address the SI performance of a high speed BGA socket.\",\"PeriodicalId\":210691,\"journal\":{\"name\":\"2013 IEEE 15th Electronics Packaging Technology Conference (EPTC 2013)\",\"volume\":\"7 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2013-12-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"5\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2013 IEEE 15th Electronics Packaging Technology Conference (EPTC 2013)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/EPTC.2013.6745788\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2013 IEEE 15th Electronics Packaging Technology Conference (EPTC 2013)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/EPTC.2013.6745788","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 5

摘要

在高速BGA产品领域,如apu和gpu, NPI(新产品引入)的新修订速度很快,并且经常涉及封装占用空间的变化。每次涉及插座引脚设计变更时,BGA封装的测试插座都必须进行表征。介绍了一种用于高速系统级测试平台的BGA测试插座的信号完整性(SI)有效表征方法。本文将这种方法称为耦合销提取法(CPEM)。被测插座引脚的回路电感(Lloop)和耦合电容(couple)是关键的电磁参数,可以使用所提出的CPEM提取。CPEM经过精心设计,可以使用测量和模拟一致地提取Lloop和couple,并且封装占地面积很小。完善的2端口VNA测量用于CPEM测量目标引脚到周围引脚的良好定义的信号和接地引脚模式。类似地,准静态电磁(Q-EM)仿真可以提取上述的Lloop和coupling。提取的Lloop和Coupling可以用来推导出特性阻抗(Zo)、传播延迟(Tdelay)和耦合系数(Kc)。这些导出的参数更加稳健,能够更好地解决高速BGA插座的SI性能问题。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Managing BGA test socket SI characterization
In the area of high speed BGA products, such as APUs and GPUs, new revision of NPI (New Product Introduction) comes rapidly, and frequently involves change in package footprint. Test socket for the BGA package has to be characterized every time it involves a socket pin design change. This paper introduces an effective Signal Integrity (SI) characterization method for BGA test sockets used in high speed system level testing platforms. This method is referred as Coupling Pin Extraction Method (CPEM), in this paper. Loop Inductance (Lloop) and Coupling Capacitance (Ccouple) of socket pins under test are critical electromagnetic parameters which can be extracted using the proposed CPEM. CPEM is carefully crafted such that the Lloop and Ccouple can be consistently extracted using both measurement and simulation, with a single package footprint. Well-established 2-port VNA measurement is used in CPEM measurement of the targeted pin to the surrounding pins in a well defined Signal and Ground pin patterns. Similarly, Quasi-static Electromagnetic (Q-EM) simulation can be used to extract that Lloop and Ccouple as mentioned in the above. The extracted Lloop and Ccouple can then be used to derive Characteristic Impedance (Zo), Propagation Delay (Tdelay) and Coupling Coefficient (Kc). These derived parameters are more robust and better to address the SI performance of a high speed BGA socket.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信