R. Tummala, P. Markondeya Raj, A. Aggarwal, G. Mehrotra, S. Koh, S. Bansal, Tan Teck Tiong, C. Ong, J. Chew, K. Vaidyanathan, V. Srinivasa Rao
{"title":"铜互连用于高性能和细间距倒装芯片数字应用和超小型射频模块应用","authors":"R. Tummala, P. Markondeya Raj, A. Aggarwal, G. Mehrotra, S. Koh, S. Bansal, Tan Teck Tiong, C. Ong, J. Chew, K. Vaidyanathan, V. Srinivasa Rao","doi":"10.1109/ECTC.2006.1645632","DOIUrl":null,"url":null,"abstract":"Copper is an excellent candidate material for next generation of chip-package interconnections because of its high electrical and thermal conductivities, good mechanical properties at assembly and operating temperatures and well-established infrastructure to integrate with back-end processes with electroplating technology downscalable to nanoscale. This technology can also accommodate the increasing I/O density of future microprocessors with the best electrical and mechanical performance. In addition, embedment of active components with chip-last approach being proposed by Georgia Tech PRC can also be realized with the shortest interconnections resulting in performance and miniaturization comparable to chip-first approach. There is an increasing trend to replace solders with copper because of these advantages. In this paper, we describe the current status of copper bumping and copper interconnection and assembly technologies and show our future strategy","PeriodicalId":194969,"journal":{"name":"56th Electronic Components and Technology Conference 2006","volume":"54 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2006-07-05","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"34","resultStr":"{\"title\":\"Copper interconnections for high performance and fine pitch flip chip digital applications and ultra-miniaturized RF module applications\",\"authors\":\"R. Tummala, P. Markondeya Raj, A. Aggarwal, G. Mehrotra, S. Koh, S. Bansal, Tan Teck Tiong, C. Ong, J. Chew, K. Vaidyanathan, V. Srinivasa Rao\",\"doi\":\"10.1109/ECTC.2006.1645632\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Copper is an excellent candidate material for next generation of chip-package interconnections because of its high electrical and thermal conductivities, good mechanical properties at assembly and operating temperatures and well-established infrastructure to integrate with back-end processes with electroplating technology downscalable to nanoscale. This technology can also accommodate the increasing I/O density of future microprocessors with the best electrical and mechanical performance. In addition, embedment of active components with chip-last approach being proposed by Georgia Tech PRC can also be realized with the shortest interconnections resulting in performance and miniaturization comparable to chip-first approach. There is an increasing trend to replace solders with copper because of these advantages. In this paper, we describe the current status of copper bumping and copper interconnection and assembly technologies and show our future strategy\",\"PeriodicalId\":194969,\"journal\":{\"name\":\"56th Electronic Components and Technology Conference 2006\",\"volume\":\"54 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2006-07-05\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"34\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"56th Electronic Components and Technology Conference 2006\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ECTC.2006.1645632\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"56th Electronic Components and Technology Conference 2006","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ECTC.2006.1645632","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Copper interconnections for high performance and fine pitch flip chip digital applications and ultra-miniaturized RF module applications
Copper is an excellent candidate material for next generation of chip-package interconnections because of its high electrical and thermal conductivities, good mechanical properties at assembly and operating temperatures and well-established infrastructure to integrate with back-end processes with electroplating technology downscalable to nanoscale. This technology can also accommodate the increasing I/O density of future microprocessors with the best electrical and mechanical performance. In addition, embedment of active components with chip-last approach being proposed by Georgia Tech PRC can also be realized with the shortest interconnections resulting in performance and miniaturization comparable to chip-first approach. There is an increasing trend to replace solders with copper because of these advantages. In this paper, we describe the current status of copper bumping and copper interconnection and assembly technologies and show our future strategy