{"title":"竞争IC封装协议的技术经济分析","authors":"T. Hannibal, M. Al Capote","doi":"10.1109/IEMT.2002.1032794","DOIUrl":null,"url":null,"abstract":"Comparing alternative packaging technologies is a complex task, involving prioritization of cost, performance, and business strategy issues. This paper focuses on one portion of the decision-making equation - cost. Using a tool for assessing the manufacturing costs of electronic packaging, cost outlook scenarios for three advanced packaging technologies are analyzed and compared. The technologies are flip-chip-on-board (FCOB), wafer-scale chip-scale packaging (WSCSP), and a new wafer-scale-applied underfill technology called wafer pre-encapsulation. Using Technical Cost Modeling the paper tracks and examines the costs for the three implementations, starting from wafer-level through IC packaging to board placement. Manufacturing cost sensitivity is examined for a variety of manufacturing conditions and results are presented.","PeriodicalId":340284,"journal":{"name":"27th Annual IEEE/SEMI International Electronics Manufacturing Technology Symposium","volume":"1 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1900-01-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Techno-economic analysis of competing IC packaging protocols\",\"authors\":\"T. Hannibal, M. Al Capote\",\"doi\":\"10.1109/IEMT.2002.1032794\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Comparing alternative packaging technologies is a complex task, involving prioritization of cost, performance, and business strategy issues. This paper focuses on one portion of the decision-making equation - cost. Using a tool for assessing the manufacturing costs of electronic packaging, cost outlook scenarios for three advanced packaging technologies are analyzed and compared. The technologies are flip-chip-on-board (FCOB), wafer-scale chip-scale packaging (WSCSP), and a new wafer-scale-applied underfill technology called wafer pre-encapsulation. Using Technical Cost Modeling the paper tracks and examines the costs for the three implementations, starting from wafer-level through IC packaging to board placement. Manufacturing cost sensitivity is examined for a variety of manufacturing conditions and results are presented.\",\"PeriodicalId\":340284,\"journal\":{\"name\":\"27th Annual IEEE/SEMI International Electronics Manufacturing Technology Symposium\",\"volume\":\"1 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"1900-01-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"27th Annual IEEE/SEMI International Electronics Manufacturing Technology Symposium\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/IEMT.2002.1032794\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"27th Annual IEEE/SEMI International Electronics Manufacturing Technology Symposium","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/IEMT.2002.1032794","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Techno-economic analysis of competing IC packaging protocols
Comparing alternative packaging technologies is a complex task, involving prioritization of cost, performance, and business strategy issues. This paper focuses on one portion of the decision-making equation - cost. Using a tool for assessing the manufacturing costs of electronic packaging, cost outlook scenarios for three advanced packaging technologies are analyzed and compared. The technologies are flip-chip-on-board (FCOB), wafer-scale chip-scale packaging (WSCSP), and a new wafer-scale-applied underfill technology called wafer pre-encapsulation. Using Technical Cost Modeling the paper tracks and examines the costs for the three implementations, starting from wafer-level through IC packaging to board placement. Manufacturing cost sensitivity is examined for a variety of manufacturing conditions and results are presented.